-
公开(公告)号:US20130313724A1
公开(公告)日:2013-11-28
申请号:US13899326
申请日:2013-05-21
Applicant: STMicroelectronics SA
Inventor: Sylvain Joblot , Pierre Bar
IPC: H01L21/768 , H01L23/48
CPC classification number: H01L21/76898 , H01L21/76831 , H01L23/481 , H01L23/5222 , H01L23/528 , H01L23/53228 , H01L23/5329 , H01L23/66 , H01L2223/6616 , H01L2223/6627 , H01L2924/0002 , H01P3/003 , H01P3/006 , H01P11/003 , H01L2924/00
Abstract: In one embodiment there is disclosed a method for manufacturing an integrated circuit in a semiconductor substrate including through vias and a coplanar line, including the steps of: forming active components and a set of front metallization levels; simultaneously etching from the rear surface of the substrate a through via hole and a trench crossing the substrate through at least 50% of its height; coating with a conductive material the walls and the bottom of the hole and of the trench; and filling the hole and the trench with an insulating filling material; and forming a coplanar line extending on the rear surface of the substrate, in front of the trench and parallel thereto, so that the lateral conductors of the coplanar line are electrically connected to the conductive material coating the walls of the trench.
Abstract translation: 在一个实施例中,公开了一种用于在包括通孔和共面线的半导体衬底中制造集成电路的方法,包括以下步骤:形成有源部件和一组前金属化层; 同时从衬底a的后表面通过通孔和穿过衬底穿过其高度的至少50%的沟槽; 用导电材料涂覆壁和孔的底部和沟槽; 并用绝缘填充材料填充孔和沟槽; 并且在沟槽的前面并与其平行地形成在衬底的后表面上延伸的共面线,使得共面线的横向导体电连接到涂覆沟槽的壁的导电材料。
-
公开(公告)号:US09455191B2
公开(公告)日:2016-09-27
申请号:US15074130
申请日:2016-03-18
Applicant: STMicroelectronics SA
Inventor: Sylvain Joblot , Pierre Bar
IPC: H01L21/44 , H01L21/311 , H01L21/768 , H01L23/66 , H01L23/528 , H01L23/532
CPC classification number: H01L21/76898 , H01L21/76831 , H01L23/481 , H01L23/5222 , H01L23/528 , H01L23/53228 , H01L23/5329 , H01L23/66 , H01L2223/6616 , H01L2223/6627 , H01L2924/0002 , H01P3/003 , H01P3/006 , H01P11/003 , H01L2924/00
Abstract: In one embodiment there is disclosed a method for manufacturing an integrated circuit in a semiconductor substrate including through vias and a coplanar line, including the steps of: forming active components and a set of front metallization levels; simultaneously etching from the rear surface of the substrate a through via hole and a trench crossing the substrate through at least 50% of its height; coating with a conductive material the walls and the bottom of the hole and of the trench; and filling the hole and the trench with an insulating filling material; and forming a coplanar line extending on the rear surface of the substrate, in front of the trench and parallel thereto, so that the lateral conductors of the coplanar line are electrically connected to the conductive material coating the walls of the trench.
-
公开(公告)号:US08994172B2
公开(公告)日:2015-03-31
申请号:US13873103
申请日:2013-04-29
Applicant: STMicroelectronics SA
Inventor: Sylvain Joblot , Pierre Bar
IPC: H01L23/48 , H01L23/28 , H01L21/768 , H01L23/538 , H01L23/14 , H01L23/498 , H01L21/48
CPC classification number: H01L23/28 , H01L21/486 , H01L21/76877 , H01L23/147 , H01L23/481 , H01L23/49822 , H01L23/5384 , H01L2224/16145 , H01L2224/16225 , H01L2224/16227 , H01L2224/32145 , H01L2224/32225 , H01L2224/73204 , H01L2924/00
Abstract: A chip provided with through vias wherein the vias are formed of an opening with insulated walls coated with a conductive material and filled with an easily deformable insulating material, elements of connection to another chip being arranged in front of the easily deformable insulating material.
Abstract translation: 具有通孔的芯片,其中通孔由具有绝缘壁的开口形成,绝缘壁涂覆有导电材料,并且填充有易变形的绝缘材料,与另一芯片的连接元件布置在容易变形的绝缘材料的前面。
-
公开(公告)号:US20130292824A1
公开(公告)日:2013-11-07
申请号:US13873103
申请日:2013-04-29
Applicant: STMICROELECTRONICS SA
Inventor: Sylvain Joblot , Pierre Bar
IPC: H01L23/28 , H01L23/538 , H01L21/768
CPC classification number: H01L23/28 , H01L21/486 , H01L21/76877 , H01L23/147 , H01L23/481 , H01L23/49822 , H01L23/5384 , H01L2224/16145 , H01L2224/16225 , H01L2224/16227 , H01L2224/32145 , H01L2224/32225 , H01L2224/73204 , H01L2924/00
Abstract: A chip provided with through vias wherein the vias are formed of an opening with insulated walls coated with a conductive material and filled with an easily deformable insulating material, elements of connection to another chip being arranged in front of the easily deformable insulating material.
Abstract translation: 具有通孔的芯片,其中通孔由具有绝缘壁的开口形成,绝缘壁涂覆有导电材料,并且填充有易变形的绝缘材料,与另一芯片的连接元件布置在容易变形的绝缘材料的前面。
-
-
-