-
公开(公告)号:US20220139828A1
公开(公告)日:2022-05-05
申请号:US17648138
申请日:2022-01-17
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Jia-En Lee , Po-Yu Huang , Shih-Che Lin , Chao-Hsun Wang , Kuo-Yi Chao , Mei-Yun Wang , Feng-Yu Chang
IPC: H01L23/522 , H01L23/528 , H01L23/532 , H01L49/02 , H01L21/768 , H01L21/3115
Abstract: Methods to form vertically conducting and laterally conducting low-cost resistor structures utilizing dual-resistivity conductive materials are provided. The dual-resistivity conductive materials are deposited in openings in a dielectric layer using a single deposition process step. A high-resistivity β-phase of tungsten is stabilized by pre-treating portions of the dielectric material with impurities. The portions of the dielectric material in which impurities are incorporated encompass regions laterally adjacent to where high-resistivity β-W is desired. During a subsequent tungsten deposition step the impurities may out-diffuse and get incorporated in the tungsten, thereby stabilizing the metal in the high-resistivity β-W phase. The β-W converts to a low-resistivity α-phase of tungsten in the regions not pre-treated with impurities.
-
公开(公告)号:US20210118801A1
公开(公告)日:2021-04-22
申请号:US16656614
申请日:2019-10-18
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Chao-Hsun Wang , Wang-Jung Hsueh , Kuo-Yi Chao , Mei-Yun Wang , Ru-Gun Liu
IPC: H01L23/535 , H01L29/423 , H01L29/417 , H01L23/528 , H01L23/532 , H01L21/74 , H01L21/768
Abstract: Interconnect structures and method of forming the same are disclosed herein. An exemplary interconnect structure includes a first contact feature in a first dielectric layer, a second dielectric layer over the first dielectric layer, a second contact feature over the first contact feature, a barrier layer between the second dielectric layer and the second contact feature, and a liner between the barrier layer and the second contact feature. An interface between the first contact feature and the second contact feature includes the liner but is free of the barrier layer.
-
公开(公告)号:US20210091190A1
公开(公告)日:2021-03-25
申请号:US16899140
申请日:2020-06-11
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Po-Yu Huang , Shih-Che Lin , Chao-Hsun Wang , Kuo-Yi Chao , Mei-Yun Wang
IPC: H01L29/417 , H01L29/08 , H01L29/66 , H01L21/285
Abstract: A source/drain is disposed over a substrate. A source/drain contact is disposed over the source/drain. A first via is disposed over the source/drain contact. The first via has a laterally-protruding bottom portion and a top portion that is disposed over the laterally-protruding bottom portion.
-
公开(公告)号:US20200020541A1
公开(公告)日:2020-01-16
申请号:US16035819
申请日:2018-07-16
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Pang-Sheng Chang , Yu-Feng Yin , Chao-Hsun Wang , Kuo-Yi Chao , Fu-Kai Yang , Mei-Yun Wang , Feng-Yu Chang , Chen-Yuan Kao , Chia-Yang Hung , Chia-Sheng Chang , Shu-Huei Suen , Jyu-Horng Shieh , Sheng-Liang Pan , Jack Kuo-Ping Kuo , Shao-Jyun Wu
IPC: H01L21/321 , H01L29/49 , H01L29/66 , H01L21/28 , H01L29/78
Abstract: A method includes forming a metal gate structure, wherein the metal gate structure includes a gate dielectric layer and a gate electrode; performing a surface treatment to a top surface of the metal gate structure, wherein the surface treatment converts a top portion of the gate electrode to an oxidation layer; forming a conductive layer above the gate electrode, wherein the forming of the conductive layer includes substituting oxygen in the oxidation layer with a metallic element; and forming a contact feature above the metal gate structure, wherein the contact feature is in direct contact with the conductive layer.
-
公开(公告)号:US20200013866A1
公开(公告)日:2020-01-09
申请号:US16572084
申请日:2019-09-16
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Chao-Hsun Wang , Yu-Feng Yin , Kuo-Yi Chao , Mei-Yun Wang , Feng-Yu Chang , Chen-Yuan Kao
IPC: H01L29/423 , H01L29/49 , H01L21/28 , H01L29/45
Abstract: A conductive layer is formed between a metal gate structure, which includes a high-k gate dielectric layer and a gate electrode, and a contact feature. The conductive layer can be selectively deposited on a top surface of the gate electrode or, alternatively, non-selectively formed on the top surface of the gate electrode and the gate dielectric layer by controlling, for example, time of deposition. The conductive layer can have a bottom portion embedded into the gate electrode. The conductive layer and the contact feature can include the same composition, though they may be formed using different deposition techniques.
-
公开(公告)号:US12278188B2
公开(公告)日:2025-04-15
申请号:US18345388
申请日:2023-06-30
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Shih-Che Lin , Po-Yu Huang , Chao-Hsun Wang , Kuo-Yi Chao , Mei-Yun Wang , Feng-Yu Chang , Rueijer Lin , Wei-Jung Lin , Chen-Yuan Kao
IPC: H01L23/535 , H01L21/285 , H01L21/311 , H01L21/3213 , H01L21/768 , H01L23/48 , H01L29/45
Abstract: Vias, along with methods for fabricating vias, are disclosed that exhibit reduced capacitance and resistance. An exemplary interconnect structure includes a first source/drain contact and a second source/drain contact disposed in a dielectric layer. The first source/drain contact physically contacts a first source/drain feature and the second source/drain contact physically contacts a second source/drain feature. A first via having a first via layer configuration, a second via having a second via layer configuration, and a third via having a third via layer configuration are disposed in the dielectric layer. The first via and the second via extend into and physically contact the first source/drain contact and the second source/drain contact, respectively. A first thickness of the first via and a second thickness of the second via are the same. The third via physically contacts a gate structure, which is disposed between the first source/drain contact and the second source/drain contact.
-
公开(公告)号:US20250056851A1
公开(公告)日:2025-02-13
申请号:US18928641
申请日:2024-10-28
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Jen-Hong Chang , Yi-Hsiu Liu , You-Ting Lin , Chih-Chung Chang , Kuo-Yi Chao , Jiun-Ming Kuo , Yuan-Ching Peng , Sung-En Lin , Chia-Cheng Chao , Chung-Ting Ko
IPC: H01L29/06 , H01L21/768 , H01L29/786
Abstract: A semiconductor device includes a first channel region, a second channel region, and a first insulating fin, the first insulating fin being interposed between the first channel region and the second channel region. The first insulating fin includes a lower portion and an upper portion. The lower portion includes a fill material. The upper portion includes a first dielectric layer on the lower portion, the first dielectric layer being a first dielectric material, a first capping layer on the first dielectric layer, the first capping layer being a second dielectric material, the second dielectric material being different than the first dielectric material, and a second dielectric layer on the first capping layer, the second dielectric layer being the first dielectric material.
-
公开(公告)号:US20240379378A1
公开(公告)日:2024-11-14
申请号:US18781018
申请日:2024-07-23
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Pang-Sheng Chang , Yu-Feng Yin , Chao-Hsun Wang , Kuo-Yi Chao , Fu-Kai Yang , Mei-Yun Wang , Feng-Yu Chang , Chen-Yuan Kao , Chia-Yang Hung , Chia-Sheng Chang , Shu-Huei Suen , Jyu-Horng Shieh , Sheng-Liang Pan , Jack Kuo-Ping Kuo , Shao-Jyun Wu
IPC: H01L21/321 , H01L21/28 , H01L29/49 , H01L29/66 , H01L29/78
Abstract: A semiconductor structure includes a metal gate structure including a gate dielectric layer and a gate electrode, a conductive layer disposed on the gate electrode, and a gate contact disposed on the conductive layer. The conductive layer extends from a position below a top surface of the metal gate structure to a position above the top surface of the metal gate structure. The gate electrode includes at least a first metal, and the conductive layer includes at least the first metal and a second metal different from the first metal. Laterally the conductive layer is fully between opposing sidewalls of the metal gate structure.
-
公开(公告)号:US12142565B2
公开(公告)日:2024-11-12
申请号:US17874804
申请日:2022-07-27
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Shih-Che Lin , Po-Yu Huang , Chao-Hsun Wang , Kuo-Yi Chao , Mei-Yun Wang , Feng-Yu Chang , Rueijer Lin , Wei-Jung Lin , Chen-Yuan Kao
IPC: H01L23/535 , H01L21/285 , H01L21/311 , H01L21/3213 , H01L21/768 , H01L23/48 , H01L29/45
Abstract: Vias, along with methods for fabricating vias, are disclosed that exhibit reduced capacitance and resistance. An exemplary interconnect structure includes a first source/drain contact and a second source/drain contact disposed in a dielectric layer. The first source/drain contact physically contacts a first source/drain feature and the second source/drain contact physically contacts a second source/drain feature. A first via having a first via layer configuration, a second via having a second via layer configuration, and a third via having a third via layer configuration are disposed in the dielectric layer. The first via and the second via extend into and physically contact the first source/drain contact and the second source/drain contact, respectively. A first thickness of the first via and a second thickness of the second via are the same. The third via physically contacts a gate structure, which is disposed between the first source/drain contact and the second source/drain contact.
-
公开(公告)号:US20230343712A1
公开(公告)日:2023-10-26
申请号:US18345388
申请日:2023-06-30
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Shih-Che Lin , Po-Yu Huang , Chao-Hsun Wang , Kuo-Yi Chao , Mei-Yun Wang , Feng-Yu Chang , Rueijer Lin , Wei-Jung Lin , Chen-Yuan Kao
IPC: H01L23/535 , H01L21/311 , H01L21/768 , H01L21/285 , H01L23/48 , H01L29/45 , H01L21/3213
CPC classification number: H01L23/535 , H01L21/28518 , H01L21/31116 , H01L21/32134 , H01L21/76805 , H01L21/7684 , H01L21/76843 , H01L21/76895 , H01L23/481 , H01L29/45
Abstract: Vias, along with methods for fabricating vias, are disclosed that exhibit reduced capacitance and resistance. An exemplary interconnect structure includes a first source/drain contact and a second source/drain contact disposed in a dielectric layer. The first source/drain contact physically contacts a first source/drain feature and the second source/drain contact physically contacts a second source/drain feature. A first via having a first via layer configuration, a second via having a second via layer configuration, and a third via having a third via layer configuration are disposed in the dielectric layer. The first via and the second via extend into and physically contact the first source/drain contact and the second source/drain contact, respectively. A first thickness of the first via and a second thickness of the second via are the same. The third via physically contacts a gate structure, which is disposed between the first source/drain contact and the second source/drain contact.
-
-
-
-
-
-
-
-
-