-
公开(公告)号:US11978676B2
公开(公告)日:2024-05-07
申请号:US17650112
申请日:2022-02-07
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Szu-Ying Chen , Po-Kang Ho , Sen-Hong Syue , Huicheng Chang , Yee-Chia Yeo
IPC: H01L21/8238 , H01L21/02 , H01L21/311 , H01L21/762 , H01L27/092
CPC classification number: H01L21/823878 , H01L21/02164 , H01L21/02332 , H01L21/31116 , H01L21/76224 , H01L21/823821 , H01L27/0924
Abstract: A device includes a first semiconductor fin extending from a substrate, a second semiconductor fin extending from the substrate, a dielectric fin over the substrate, a first isolation region between the first semiconductor fin and the dielectric fin, and a second isolation region between the first semiconductor fin and the second semiconductor fin. The first semiconductor fin is disposed between the second semiconductor fin and the dielectric fin. The first isolation region has a first concentration of an impurity. The second isolation region has a second concentration of the impurity. The second concentration is less than the first concentration. A top surface of the second isolation region is disposed closer to the substrate than a top surface of the first isolation region.
-
公开(公告)号:US11908751B2
公开(公告)日:2024-02-20
申请号:US17385561
申请日:2021-07-26
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Szu-Ying Chen , Sen-Hong Syue , Huicheng Chang , Yee-Chia Yeo
IPC: H01L21/8238 , H01L27/092 , H01L21/762 , H01L21/02
CPC classification number: H01L21/823878 , H01L21/0228 , H01L21/76224 , H01L21/823821 , H01L27/0924
Abstract: In an embodiment, a method includes: etching a trench in a substrate; depositing a liner material in the trench with an atomic layer deposition process; depositing a flowable material on the liner material and in the trench with a contouring flowable chemical vapor deposition process; converting the liner material and the flowable material to a solid insulation material, a portion of the trench remaining unfilled by the solid insulation material; and forming a hybrid fin in the portion of the trench unfilled by the solid insulation material.
-
公开(公告)号:US11605635B2
公开(公告)日:2023-03-14
申请号:US17186293
申请日:2021-02-26
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Szu-Ying Chen , Sen-Hong Syue , Li-Ting Wang , Huicheng Chang , Yee-Chia Yeo
IPC: H01L29/94 , H01L29/76 , H01L31/113 , H01L27/092 , H01L21/8234 , H01L29/78 , H01L29/66 , H01L29/06
Abstract: In an embodiment, a method includes forming a plurality of fins adjacent to a substrate, the plurality of fins comprising a first fin, a second fin, and a third fin; forming a first insulation material adjacent to the plurality of fins; reducing a thickness of the first insulation material; after reducing the thickness of the first insulation material, forming a second insulation material adjacent to the first insulation material and the plurality of fins; and recessing the first insulation material and the second insulation material to form a first shallow trench isolation (STI) region.
-
公开(公告)号:US20230038762A1
公开(公告)日:2023-02-09
申请号:US17650112
申请日:2022-02-07
Applicant: Taiwan Semiconductor Manufacturing Co.,Ltd.
Inventor: Szu-Ying Chen , Po-Kang Ho , Sen-Hong Syue , Huicheng Chang , Yee-Chia Yeo
IPC: H01L21/8238 , H01L27/092 , H01L21/02 , H01L21/311 , H01L21/762
Abstract: A device includes a first semiconductor fin extending from a substrate, a second semiconductor fin extending from the substrate, a dielectric fin over the substrate, a first isolation region between the first semiconductor fin and the dielectric fin, and a second isolation region between the first semiconductor fin and the second semiconductor fin. The first semiconductor fin is disposed between the second semiconductor fin and the dielectric fin. The first isolation region has a first concentration of an impurity. The second isolation region has a second concentration of the impurity. The second concentration is less than the first concentration. A top surface of the second isolation region is disposed closer to the substrate than a top surface of the first isolation region.
-
公开(公告)号:US11545559B2
公开(公告)日:2023-01-03
申请号:US17230224
申请日:2021-04-14
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Yoh-Rong Liu , Wen-Kai Lin , Che-Hao Chang , Chi On Chui , Yung-Cheng Lu , Li-Chi Yu , Sen-Hong Syue
IPC: H01L29/66 , H01L29/423 , H01L21/8234 , H01L29/786
Abstract: A method of manufacturing a semiconductor device includes forming a multi-layer stack of alternating first layers of a first semiconductor material and second layers of a second semiconductor material on a semiconductor substrate, forming a first recess through the multi-layer stack, and laterally recessing sidewalls of the second layers of the multi-layer stack. The sidewalls are adjacent to the first recess. The method further includes forming inner spacers with respective seams adjacent to the recessed second layers of the multi-layer stack and performing an anneal treatment on the inner spacers to close the respective seams.
-
公开(公告)号:US20220359311A1
公开(公告)日:2022-11-10
申请号:US17385561
申请日:2021-07-26
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Szu-Ying Chen , Sen-Hong Syue , Huicheng Chang , Yee-Chia Yeo
IPC: H01L21/8238 , H01L27/092 , H01L21/02 , H01L21/762
Abstract: In an embodiment, a method includes: etching a trench in a substrate; depositing a liner material in the trench with an atomic layer deposition process; depositing a flowable material on the liner material and in the trench with a contouring flowable chemical vapor deposition process; converting the liner material and the flowable material to a solid insulation material, a portion of the trench remaining unfilled by the solid insulation material; and forming a hybrid fin in the portion of the trench unfilled by the solid insulation material.
-
27.
公开(公告)号:US11450555B2
公开(公告)日:2022-09-20
申请号:US17200198
申请日:2021-03-12
Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
Inventor: Cheng-Ta Wu , Chii-Ming Wu , Sen-Hong Syue , Cheng-Po Chau
IPC: H01L21/762 , H01L21/8234 , H01L27/088 , H01L29/06 , H01L29/78 , H01L27/105 , H01L27/146
Abstract: A method includes forming a first trench in a semiconductor substrate. A mask is filled in the first trench and over the semiconductor substrate. After filling the mask in the first trench, the mask is patterned to form an opening in the mask. A second trench is formed in the semiconductor substrate. A depth of the second trench is different from a depth of the first trench. After forming the second trench in the semiconductor substrate, the mask is removed. A dielectric material is filled in both the first and second trenches.
-
公开(公告)号:US10950490B2
公开(公告)日:2021-03-16
申请号:US16222769
申请日:2018-12-17
Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
Inventor: Cheng-Ta Wu , Chii-Ming Wu , Sen-Hong Syue , Cheng-Po Chau
IPC: H01L29/78 , H01L21/762 , H01L21/8234 , H01L27/088 , H01L29/06 , H01L27/105 , H01L27/146
Abstract: A semiconductor structure includes a semiconductor substrate, a first fin, a second fin, a first isolation structure, and a second isolation structure. The semiconductor substrate has a memory device region and a logic core region. The first fin is in the memory device region of the semiconductor substrate. The second fin is in the logic core region of the semiconductor substrate. The first isolation structure is around the first fin. The second isolation structure is around the second fin, and a thickness of the first isolation structure is different from a thickness of the second isolation structure.
-
公开(公告)号:US12183573B2
公开(公告)日:2024-12-31
申请号:US18365517
申请日:2023-08-04
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Szu-Ying Chen , Ya-Wen Chiu , Cheng-Po Chau , Yi Che Chan , Chih Ping Liao , YungHao Wang , Sen-Hong Syue
IPC: H01L21/02 , H01L21/762 , H01L21/768 , H01L21/8234 , H01L29/66
Abstract: Embodiment methods for performing a high pressure anneal process during the formation of a semiconductor device, and embodiment devices therefor, are provided. The high pressure anneal process may be a dry high pressure anneal process in which a pressurized environment of the anneal includes one or more process gases. The high pressure anneal process may be a wet anneal process in which a pressurized environment of the anneal includes steam.
-
公开(公告)号:US11996412B2
公开(公告)日:2024-05-28
申请号:US17818598
申请日:2022-08-09
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Szu-Ying Chen , Sen-Hong Syue , Li-Ting Wang , Huicheng Chang , Yee-Chia Yeo
IPC: H01L29/94 , H01L21/8234 , H01L27/092 , H01L29/06 , H01L29/10 , H01L29/66 , H01L29/76 , H01L29/78 , H01L31/113
CPC classification number: H01L27/0924 , H01L21/823412 , H01L21/823418 , H01L21/823431 , H01L21/82345 , H01L21/823475 , H01L21/823481 , H01L29/0649 , H01L29/1054 , H01L29/66545 , H01L29/66795 , H01L29/7851
Abstract: In an embodiment, a method includes forming a plurality of fins adjacent to a substrate, the plurality of fins comprising a first fin, a second fin, and a third fin; forming a first insulation material adjacent to the plurality of fins; reducing a thickness of the first insulation material; after reducing the thickness of the first insulation material, forming a second insulation material adjacent to the first insulation material and the plurality of fins; and recessing the first insulation material and the second insulation material to form a first shallow trench isolation (STI) region.
-
-
-
-
-
-
-
-
-