-
公开(公告)号:US20190267095A1
公开(公告)日:2019-08-29
申请号:US16411622
申请日:2019-05-14
Applicant: MICRON TECHNOLOGY, INC.
Inventor: Jun Xu
Abstract: Apparatus and methods of operating such apparatus include applying a first voltage level to a source connected to a first end of a string of series-connected memory cells, applying a second voltage level to a data line connected to a second end of the string of series-connected memory cells, and applying a third voltage level to a first access line coupled to a first memory cell of the string of series-connected memory cells concurrently with applying the first and second voltage levels, wherein the magnitude of the third voltage level is greater than the magnitude of both the first voltage level and the second voltage level, and wherein a polarity and the magnitude of the third voltage level are expected to decrease a threshold voltage of the first memory cell when concurrently applying the first, second and third voltage levels.
-
公开(公告)号:US20190066787A1
公开(公告)日:2019-02-28
申请号:US15569854
申请日:2017-08-28
Applicant: MICRON TECHNOLOGY, INC.
CPC classification number: G11C16/10 , G11C16/0483 , G11C16/14 , G11C16/26 , G11C16/3427 , G11C16/349
Abstract: Methods include programming a first portion of memory cells of a string of series-connected memory cells closer to a particular end of the string than a second portion of memory cells of the string in an order from a different end of the string to the particular end, and programming the second portion of memory cells in an order from the particular end to the different end. Methods further include incrementing a first read count and a second read count in response to performing a read operation on a memory cell of a block of memory cells, resetting the first read count in response to performing an erase operation on a first portion of memory cells of the block of memory cells, and resetting the second read count in response to performing an erase operation on the second portion of memory cells of the block of memory cells.
-
公开(公告)号:US10153047B2
公开(公告)日:2018-12-11
申请号:US14935744
申请日:2015-11-09
Applicant: Micron Technology, Inc.
Inventor: Jun Xu
Abstract: Apparatuses and methods for nonconsecutive sensing of multilevel memory cells include methods of sensing a unit of information from a multilevel memory cell (MLC) using a sensing signal. The unit of information can correspond to a page of information. The MLC can store a plurality of units of information corresponding to a plurality of pages of information. The sensing signal can change from a first sensing magnitude to a second sensing magnitude and from the second sensing magnitude to a third sensing magnitude. The second sensing magnitude can be nonconsecutive from the first sensing magnitude and/or the third sensing magnitude can be nonconsecutive from the second sensing magnitude with respect to a plurality of sensing magnitudes corresponding to a plurality of charge storage states of the MLC.
-
公开(公告)号:US20140177335A1
公开(公告)日:2014-06-26
申请号:US14122577
申请日:2012-03-13
Applicant: MICRON TECHNOLOGY ,INC.
Inventor: Jun Xu
IPC: G11C16/26
CPC classification number: G11C16/26 , G11C11/56 , G11C11/5642
Abstract: The present disclosure includes apparatuses and methods for nonconsecutive sensing of multilevel memory cells. A number of methods include sensing a unit of information from a multilevel memory cell (MLC) using a sensing signal. The unit of information can correspond to a page of information. The MLC can store a plurality of units of information corresponding to a plurality of pages of information. The sensing signal can change from a first sensing magnitude to a second sensing magnitude and from the second sensing magnitude to a third sensing magnitude. The second sensing magnitude can be nonconsecutive from the first sensing magnitude and/or the third sensing magnitude can be nonconsecutive from the second sensing magnitude with respect to a plurality of sensing magnitudes corresponding to a plurality of charge storage states of the MLC.
Abstract translation: 本公开包括用于多层存储器单元的非连续感测的装置和方法。 许多方法包括使用感测信号来感测来自多级存储器单元(MLC)的信息单元。 信息单元可以对应于一页信息。 MLC可以存储对应于多页信息的多个信息单元。 感测信号可以从第一感测幅度变化到第二感测幅度,并且从第二感测幅度变为第三感测量级。 第二检测幅度可以是与第一感测幅度非连续的,和/或第三感测幅度可以相对于对应于MLC的多个电荷存储状态的多个感测量级从第二感测幅度不连续。
-
公开(公告)号:US20240404615A1
公开(公告)日:2024-12-05
申请号:US18800670
申请日:2024-08-12
Applicant: Micron Technology, Inc.
Inventor: Jun Xu , Kitae Park
Abstract: A system includes a memory device including a memory array and processing logic, operatively coupled with the memory array, to perform operations including initiating an erase operation performed with respect to the memory array, identifying, between a pair of components of the memory array, at least one current differential indicative of at least one defect with respect to at least one failure point of the memory array, and causing an indication of the at least one defect to be generated. The erase operation includes a select gate scan sub-operation.
-
公开(公告)号:US11688476B2
公开(公告)日:2023-06-27
申请号:US17568797
申请日:2022-01-05
Applicant: MICRON TECHNOLOGY, INC.
Inventor: Jun Xu , Yingda Dong
CPC classification number: G11C16/3459 , G11C11/5628 , G11C11/5642 , G11C11/5671 , G11C16/0483 , G11C16/10 , G11C16/26 , G11C2211/5621
Abstract: A device might include a common source, a three-dimensional array of memory cells, a plurality of access lines, and a controller. The three-dimensional array of memory cells might include a plurality of NAND strings. Each NAND string might be selectively connected between a corresponding data line and the common source. Each access line of the plurality of access lines might be connected to a control gate of a respective memory cell of each NAND string of the plurality of NAND strings. The controller might be configured to access the three-dimensional array of memory cells to implement a source-side seeding operation.
-
公开(公告)号:US20230170016A1
公开(公告)日:2023-06-01
申请号:US18096072
申请日:2023-01-12
Applicant: MICRON TECHNOLOGY, INC.
Inventor: Dan Xu , Jun Xu , Erwin E. Yu , Paolo Tessariol , Tomoko Ogura Iwasaki
IPC: G11C13/00
CPC classification number: G11C13/003 , G11C13/0038
Abstract: Memory array structures might include a first conductive plate connected to memory cells of a first dummy block of memory cells and to memory cells of a second dummy block of memory cells on opposing sides of a first isolation region; a second conductive plate connected to memory cells of the first dummy block of memory cells and to memory cells of the second dummy block of memory cells on opposing sides of a second isolation region; first and second conductors selectively connected to a first global access line, and connected to the first conductive plate on opposing sides of the first isolation region; third and fourth conductors selectively connected to a second global access line, and connected to the second conductive plate on opposing sides of the second isolation region; and a fifth conductor connected to the third conductor and connected to the second conductor.
-
公开(公告)号:US20230067457A1
公开(公告)日:2023-03-02
申请号:US17889578
申请日:2022-08-17
Applicant: Micron Technology, Inc.
Inventor: Jun Xu , Kitae Park
Abstract: A system includes a memory device including a memory array and control logic, operatively coupled with the memory array, to perform operations including causing an erase operation to be performed. The erase operation includes sub-operations. The operations further include causing defect detection to be performed during at least one sub-operation of the sub-operations. The defect detection is performed using at least one defect detection method with respect to at least one failure point.
-
公开(公告)号:US20230060943A1
公开(公告)日:2023-03-02
申请号:US17889648
申请日:2022-08-17
Applicant: Micron Technology, Inc.
Inventor: Jun Xu , Kitae Park
IPC: G06F3/06
Abstract: A system includes a memory device including a memory array and a processing device, operatively coupled with the memory array, to perform operations including causing defect management information to be obtained from the memory device. The defect management information includes status information with respect to a status of the memory array and supplemental defect management information associated with a media access operation performed with respect to the memory array. The operations further include analyzing the defect management information to determine a likelihood of defect with respect to the memory array, and identifying, based on the likelihood of defect, a defect status of the memory array.
-
40.
公开(公告)号:US11442091B2
公开(公告)日:2022-09-13
申请号:US16877710
申请日:2020-05-19
Applicant: MICRON TECHNOLOGY, INC.
Inventor: Dan Xu , Jun Xu , Erwin E. Yu
Abstract: Apparatus having an array of memory cells and a controller for access of the array of memory cells, wherein the controller is configured to cause the apparatus to determine capacitance and/or resistance values of an access line in response to applying a reference current to the access line, wherein the access line is connected to control gates of memory cells of the array of memory cells.
-
-
-
-
-
-
-
-
-