-
公开(公告)号:US11444080B2
公开(公告)日:2022-09-13
申请号:US17085121
申请日:2020-10-30
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Chih-Chang Hung , Chia-Jen Chen , Ming-Ching Chang , Shu-Yuan Ku , Yi-Hsuan Hsiao , I-Wei Yang
IPC: H01L27/088 , H01L21/311 , H01L21/3213 , H01L21/762 , H01L21/8234 , H01L29/06 , H01L29/08 , H01L29/423 , H01L29/49 , H01L29/66 , H01L21/283 , H01L29/78 , H01L21/02 , H01L21/3105 , H01L21/321
Abstract: Methods of cutting gate structures, and structures formed, are described. In an embodiment, a structure includes first and second gate structures over an active area, and a gate cut-fill structure. The first and second gate structures extend parallel. The active area includes a source/drain region disposed laterally between the first and second gate structures. The gate cut-fill structure has first and second primary portions and an intermediate portion. The first and second primary portions abut the first and second gate structures, respectively. The intermediate portion extends laterally between the first and second primary portions. First and second widths of the first and second primary portions along longitudinal midlines of the first and second gate structures, respectively, are each greater than a third width of the intermediate portion midway between the first and second gate structures and parallel to the longitudinal midline of the first gate structure.
-
公开(公告)号:US20220238387A1
公开(公告)日:2022-07-28
申请号:US17658697
申请日:2022-04-11
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Shih-Yao Lin , Kuei-Yu Kao , Chih-Han Lin , Ming-Ching Chang , Chao-Cheng Chen
IPC: H01L21/8234 , H01L29/417 , H01L29/423 , H01L29/66 , H01L29/78
Abstract: A method includes depositing a dummy gate dielectric layer over a semiconductor region, depositing a dummy gate electrode layer, and performing a first etching process. An upper portion of the dummy gate electrode layer is etched to form an upper portion of a dummy gate electrode. The method further includes forming a protection layer on sidewalls of the upper portion of the dummy gate electrode, and performing a second etching process. A lower portion of the dummy gate electrode layer is etched to form a lower portion of the dummy gate electrode. A third etching process is then performed to etch the lower portion of the dummy gate electrode using the protection layer as an etching mask. The dummy gate electrode is tapered by the third etching process. The protection layer is removed, and the dummy gate electrode is replaced with a replacement gate electrode.
-
公开(公告)号:US11309403B2
公开(公告)日:2022-04-19
申请号:US16822609
申请日:2020-03-18
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Shih-Yao Lin , Kuei-Yu Kao , Chih-Han Lin , Ming-Ching Chang , Chao-Cheng Chen
IPC: H01L29/66 , H01L21/306 , H01L21/8234 , H01L29/78
Abstract: A method of forming a semiconductor device includes: forming a fin protruding above a substrate; forming isolation regions on opposing sides of the fin; forming a dummy gate electrode over the fin; removing lower portions of the dummy gate electrode proximate to the isolation regions, where after removing the lower portions, there is a gap between the isolation regions and a lower surface of the dummy gate electrode facing the isolation regions; filling the gap with a gate fill material; after filling the gap, forming gate spacers along sidewalls of the dummy gate electrode and along sidewalls of the gate fill material; and replacing the dummy gate electrode and the gate fill material with a metal gate.
-
公开(公告)号:US20210367058A1
公开(公告)日:2021-11-25
申请号:US17018793
申请日:2020-09-11
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Shih-Yao Lin , Kuei-Yu Kao , Chen-Ping Chen , Chih-Han Lin , Ming-Ching Chang , Chao-Cheng Chen
Abstract: A method includes forming a dummy gate electrode on a semiconductor region, forming a first gate spacer on a sidewall of the dummy gate electrode, and removing an upper portion of the first gate spacer to form a recess, wherein a lower portion of the first gate spacer remains, filling the recess with a second gate spacer, removing the dummy gate electrode to form a trench, and forming a replacement gate electrode in the trench.
-
公开(公告)号:US11056478B2
公开(公告)日:2021-07-06
申请号:US16203755
申请日:2018-11-29
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Shiang-Bau Wang , Ryan Chia-Jen Chen , Shu-Yuan Ku , Ming-Ching Chang
IPC: H01L27/02 , H01L29/423 , H01L29/49 , H01L21/8234 , H01L21/311 , H01L21/762 , H01L27/088 , H01L21/3105 , H01L21/3213 , H01L29/06 , H01L21/027 , H01L29/66 , H01L21/285
Abstract: Methods for cutting (e.g., dividing) metal gate structures in semiconductor device structures are provided. A dual layer structure can form sub-metal gate structures in a replacement gate manufacturing processes, in some examples. In an example, a semiconductor device includes a plurality of metal gate structures disposed in an interlayer dielectric (ILD) layer disposed on a substrate, an isolation structure disposed between the metal gate structures, wherein the ILD layer circumscribes a perimeter of the isolation structure, and a dielectric structure disposed between the ILD layer and the isolation structure.
-
公开(公告)号:US11031501B2
公开(公告)日:2021-06-08
申请号:US16715584
申请日:2019-12-16
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Chang-Yun Chang , Ming-Ching Chang , Shu-Yuan Ku
IPC: H01L29/78 , H01L27/092 , H01L21/762 , H01L21/8238 , H01L21/306 , H01L29/66 , H01L29/06 , H01L21/8234
Abstract: A first FinFET device includes first fin structures that extend in a first direction in a top view. A second FinFET device includes second fin structures that extend in the first direction in the top view. The first FinFET device and the second FinFET device are different types of FinFET devices. A plurality of gate structures extend in a second direction in the top view. The second direction is different from the first direction. Each of the gate structures partially wraps around the first fin structures and the second fin structures. A dielectric structure is disposed between the first FinFET device and the second FinFET device. The dielectric structure cuts each of the gate structures into a first segment for the first FinFET device and a second segment for the second FinFET device. The dielectric structure is located closer to the first FinFET device than to the second FinFET device.
-
公开(公告)号:US20210134982A1
公开(公告)日:2021-05-06
申请号:US16822609
申请日:2020-03-18
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Shih-Yao Lin , Kuei-Yu Kao , Chih-Han Lin , Ming-Ching Chang , Chao-Cheng Chen
IPC: H01L29/66 , H01L21/8234 , H01L21/306 , H01L29/78
Abstract: A method of forming a semiconductor device includes: forming a fin protruding above a substrate; forming isolation regions on opposing sides of the fin; forming a dummy gate electrode over the fin; removing lower portions of the dummy gate electrode proximate to the isolation regions, where after removing the lower portions, there is a gap between the isolation regions and a lower surface of the dummy gate electrode facing the isolation regions; filling the gap with a gate fill material; after filling the gap, forming gate spacers along sidewalls of the dummy gate electrode and along sidewalls of the gate fill material; and replacing the dummy gate electrode and the gate fill material with a metal gate.
-
公开(公告)号:US20210050350A1
公开(公告)日:2021-02-18
申请号:US17085121
申请日:2020-10-30
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Chih-Chang Hung , Chia-Jen Chen , Ming-Ching Chang , Shu-Yuan Ku , Yi-Hsuan Hsiao , I-Wei Yang
IPC: H01L27/088 , H01L21/311 , H01L21/3213 , H01L21/762 , H01L21/8234 , H01L29/06 , H01L29/08 , H01L29/423 , H01L29/49 , H01L29/66 , H01L21/283 , H01L29/78
Abstract: Methods of cutting gate structures, and structures formed, are described. In an embodiment, a structure includes first and second gate structures over an active area, and a gate cut-fill structure. The first and second gate structures extend parallel. The active area includes a source/drain region disposed laterally between the first and second gate structures. The gate cut-fill structure has first and second primary portions and an intermediate portion. The first and second primary portions abut the first and second gate structures, respectively. The intermediate portion extends laterally between the first and second primary portions. First and second widths of the first and second primary portions along longitudinal midlines of the first and second gate structures, respectively, are each greater than a third width of the intermediate portion midway between the first and second gate structures and parallel to the longitudinal midline of the first gate structure.
-
公开(公告)号:US20200312709A1
公开(公告)日:2020-10-01
申请号:US16874677
申请日:2020-05-14
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Jih-Jse Lin , Ryan Chia-Jen Chen , Fang-Cheng Chen , Ming-Ching Chang
IPC: H01L21/762 , H01L21/8234 , H01L21/764 , H01L27/088 , H01L21/3065 , H01L29/66
Abstract: A method of forming a FinFET device includes following steps. A substrate is provided with a plurality of fins thereon, an isolation layer thereon covering lower portions of the fins, a plurality of dummy strips across the fins, and a dielectric layer aside the dummy strips. The dummy strips is cut to form a trench in the dielectric layer. A first insulating structure is formed in the trench, wherein first and second groups of the dummy strips are beside the first insulating structure. A dummy strip is removed from the first group of the dummy strips to form a first opening that exposes portions of the fins under the dummy strip. The portions of the fins are removed to form a plurality of second openings below the first opening, wherein each second opening has a middle-wide profile. A second insulating structure is formed in the first and second openings.
-
公开(公告)号:US12300742B2
公开(公告)日:2025-05-13
申请号:US18409398
申请日:2024-01-10
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Shih-Yao Lin , Kuei-Yu Kao , Chih-Han Lin , Ming-Ching Chang , Chao-Cheng Chen
IPC: H01L29/66 , H01L21/306 , H01L21/8234 , H01L29/78
Abstract: A method of forming a semiconductor device includes: forming a fin protruding above a substrate; forming isolation regions on opposing sides of the fin; forming a dummy gate electrode over the fin; removing lower portions of the dummy gate electrode proximate to the isolation regions, where after removing the lower portions, there is a gap between the isolation regions and a lower surface of the dummy gate electrode facing the isolation regions; filling the gap with a gate fill material; after filling the gap, forming gate spacers along sidewalls of the dummy gate electrode and along sidewalls of the gate fill material; and replacing the dummy gate electrode and the gate fill material with a metal.
-
-
-
-
-
-
-
-
-