Smooth fin topology in a FinFET device
    52.
    发明授权
    Smooth fin topology in a FinFET device 有权
    FinFET器件中的平滑鳍拓扑

    公开(公告)号:US07112847B1

    公开(公告)日:2006-09-26

    申请号:US10653227

    申请日:2003-09-03

    Inventor: Bin Yu Haihong Wang

    Abstract: A semiconductor device includes a semiconductor fin formed on an insulator and sidewall spacers formed adjacent the sides of the fin. A gate material layer is formed over the fin and the sidewall spacers and etched to form a gate. The presence of the sidewall spacers causes a topology of the gate material layer to smoothly transition over the fin and the first and second sidewall spacers.

    Abstract translation: 半导体器件包括形成在绝缘体上的半导体鳍片和邻近翅片侧面形成的侧壁间隔物。 栅极材料层形成在鳍片和侧壁间隔物上并被蚀刻以形成栅极。 侧壁间隔物的存在导致栅极材料层的拓扑结构平滑地过渡翅片和第一和第二侧壁间隔物。

    Method of manufacturing metal gate MOSFET with strained channel
    53.
    发明授权
    Method of manufacturing metal gate MOSFET with strained channel 有权
    制造具有应变通道的金属栅极MOSFET的方法

    公开(公告)号:US07041601B1

    公开(公告)日:2006-05-09

    申请号:US10653103

    申请日:2003-09-03

    Inventor: Bin Yu Haihong Wang

    Abstract: A method of manufacturing a MOSFET type semiconductor device includes forming a fin structure and a dummy gate structure over the fin structure. Sidewall spacers may be formed adjacent the dummy gate structure. The dummy gate structure may be later removed and replaced with a metal layer that is formed at a high temperature (e.g., 600°–700° C.). The cooling of the metal layer induces strain to the fin structure that affects the mobility of the double-gate MOSFET.

    Abstract translation: 制造MOSFET型半导体器件的方法包括在鳍结构上形成翅片结构和虚拟栅极结构。 侧壁间隔件可以与伪栅极结构相邻地形成。 可以稍后去除虚拟栅极结构并用在高温(例如600℃-700℃)下形成的金属层代替。 金属层的冷却会引起对鳍结构的应变,从而影响双栅极MOSFET的迁移率。

    Event-based system and process for recording and playback of collaborative electronic presentations

    公开(公告)号:US20060089820A1

    公开(公告)日:2006-04-27

    申请号:US10973186

    申请日:2004-10-25

    Applicant: Bin Yu Yong Rui

    Inventor: Bin Yu Yong Rui

    CPC classification number: G06Q10/10

    Abstract: An event-based system and process for recording and playback of collaborative electronic presentations is presented. The present system and process includes a technique for recording collaborative electronic presentations by capturing and storing the interactions between each participant and presentation data where each interaction event is timestamped and linked to a data file comprising the presentation data. The present system and process also includes a technique for playing back the recorded collaborative electronic presentation, which involves displaying the presentation data in an order it was originally presented and reproducing the recorded interactions between each participant and the displayed presentation data at the same point in the presentation that they were originally performed, based on the aforementioned timestamps.

    MOS transistor with asymmetrical source/drain extensions
    55.
    发明授权
    MOS transistor with asymmetrical source/drain extensions 有权
    具有不对称源极/漏极延伸的MOS晶体管

    公开(公告)号:US07019363B1

    公开(公告)日:2006-03-28

    申请号:US09476961

    申请日:2000-01-03

    Applicant: Bin Yu

    Inventor: Bin Yu

    Abstract: A method of fabricating an integrated circuit utilizes symmetric source/drain junctions. The process can be utilized for P-channel or N-channel metal oxide field semiconductor effect transistors (MOSFETS). The drain extension is deeper than the source extension. The source extension is more conductive than the drain extension. The transistor has reduced short channel effects and strong drive current and yet is reliable.

    Abstract translation: 一种制造集成电路的方法采用对称的源极/漏极结。 该过程可用于P沟道或N沟道金属氧化物半导体效应晶体管(MOSFET)。 漏极扩展比源扩展更深。 源极延伸比漏极延伸更为导电。 晶体管减少了短沟道效应和强大的驱动电流,而且可靠。

    Method for forming a tri-gate MOSFET
    56.
    发明授权
    Method for forming a tri-gate MOSFET 失效
    形成三栅极MOSFET的方法

    公开(公告)号:US06998301B1

    公开(公告)日:2006-02-14

    申请号:US10653225

    申请日:2003-09-03

    Abstract: A method for forming a tri-gate semiconductor device that includes a substrate and a dielectric layer formed on the substrate includes depositing a first dielectric layer on the dielectric layer and etching the first dielectric layer to form a structure. The method further includes depositing a second dielectric layer over the structure, depositing an amorphous silicon layer over the second dielectric layer, etching the amorphous silicon layer to form amorphous silicon spacers, where the amorphous silicon spacers are disposed on opposite sides of the structure, depositing a metal layer on at least an upper surface of each of the amorphous silicon spacers, annealing the metal layer to convert the amorphous silicon spacers to crystalline silicon fin structures, removing a portion of the second dielectric layer, depositing a gate material, and etching the gate material to form three gates.

    Abstract translation: 一种形成三栅极半导体器件的方法,包括在衬底上形成的衬底和电介质层,包括在电介质层上沉积第一介电层并蚀刻第一介电层以形成结构。 该方法还包括在结构上沉积第二介电层,在第二介电层上沉积非晶硅层,蚀刻非晶硅层以形成非晶硅间隔物,其中非晶硅间隔物设置在结构的相对侧上,沉积 在每个非晶硅间隔物的至少上表面上的金属层,退火金属层以将非晶硅间隔物转化为晶体硅鳍结构,去除第二电介质层的一部分,沉积栅极材料,并蚀刻 门材料形成三门。

    Non-volatile memory device
    57.
    发明授权
    Non-volatile memory device 有权
    非易失性存储器件

    公开(公告)号:US06963104B2

    公开(公告)日:2005-11-08

    申请号:US10459576

    申请日:2003-06-12

    Applicant: Yider Wu Bin Yu

    Inventor: Yider Wu Bin Yu

    Abstract: A non-volatile memory device includes a substrate, an insulating layer, a fin, a number of dielectric layers and a control gate. The insulating layer is formed on the substrate and the fin is formed on the insulating layer. The dielectric layers are formed over the fin and the control gate is formed over the dielectric layers. The dielectric layers may include oxide-nitride-oxide layers that function as a charge storage structure for the memory device.

    Abstract translation: 非易失性存储器件包括衬底,绝缘层,鳍片,多个电介质层和控制栅极。 绝缘层形成在基板上,并且鳍形成在绝缘层上。 电介质层形成在鳍片之上,并且控制栅极形成在电介质层上。 电介质层可以包括用作存储器件的电荷存储结构的氧化物 - 氮化物 - 氧化物层。

    Non-volatile memory device
    58.
    发明授权
    Non-volatile memory device 失效
    非易失性存储器件

    公开(公告)号:US06958512B1

    公开(公告)日:2005-10-25

    申请号:US10770010

    申请日:2004-02-03

    CPC classification number: H01L29/42324 H01L29/66795 H01L29/785 H01L29/7881

    Abstract: A non-volatile memory device includes a substrate, an insulating layer, a fin, a conductive structure and a control gate. The insulating layer may be formed on the substrate and the fin may be formed on the insulating layer. The conductive structure may be formed near a side of the fin and the control gate may be formed over the fin. The conductive structure may act as a floating gate electrode for the non-volatile memory device.

    Abstract translation: 非易失性存储器件包括衬底,绝缘层,鳍,导电结构和控制栅。 绝缘层可以形成在基板上,并且鳍可以形成在绝缘层上。 导电结构可以形成在鳍的一侧附近,并且控制栅可以形成在翅片上。 导电结构可以用作非易失性存储器件的浮栅电极。

    Flash memory device
    59.
    发明授权
    Flash memory device 有权
    闪存设备

    公开(公告)号:US06933558B2

    公开(公告)日:2005-08-23

    申请号:US10726508

    申请日:2003-12-04

    CPC classification number: H01L21/28273 H01L27/115 H01L27/11556 H01L29/785

    Abstract: A memory device includes a conductive structure, a number of dielectric layers and a control gate. The dielectric layers are formed around the conductive structure and the control gate is formed over the dielectric layers. A portion of the conductive structure functions as a drain region for the memory device and at least one of the dielectric layers functions as a charge storage structure for the memory device. The dielectric layers may include oxide-nitride-oxide layers.

    Abstract translation: 存储器件包括导电结构,多个电介质层和控制栅极。 电介质层形成在导电结构周围,并且控制栅极形成在电介质层上。 导电结构的一部分用作存储器件的漏极区,并且至少一个介电层用作存储器件的电荷存储结构。 电介质层可以包括氧化物 - 氮化物 - 氧化物层。

    Method for improving MOS mobility
    60.
    发明授权
    Method for improving MOS mobility 有权
    提高MOS迁移率的方法

    公开(公告)号:US06921704B1

    公开(公告)日:2005-07-26

    申请号:US10700557

    申请日:2003-11-05

    Abstract: A method of forming a silicon-on-insulator semiconductor device including providing a substrate and forming a trench in the substrate, wherein the trench includes opposing side walls extending upwardly from a base of the trench. The method also includes depositing at least two insulating layers into the trench to form a shallow trench isolation structure, wherein an innermost of the insulating layers substantially conforms to the base and the two side walls of the trench and an outermost of the insulating layers spans the side walls of the trench so that a gap is formed between the insulating layers in the trench. The gap creates compressive forces within the shallow trench isolation structure, which in turn creates tensile stress within the surrounding substrate to enhance mobility of the device.

    Abstract translation: 一种形成绝缘体上半导体器件的方法,包括提供衬底并在衬底中形成沟槽,其中沟槽包括从沟槽的基底向上延伸的相对的侧壁。 该方法还包括将至少两个绝缘层沉积到沟槽中以形成浅沟槽隔离结构,其中绝缘层的最内层基本上与基底一致并且沟槽的两个侧壁和绝缘层的最外层横跨 沟槽的侧壁,使得在沟槽中的绝缘层之间形成间隙。 间隙在浅沟槽隔离结构内产生压缩力,这反过来在周围的衬底内产生拉伸应力,以增强器件的移动性。

Patent Agency Ranking