Semiconductor device and process for manufacturing the same
    1.
    发明授权
    Semiconductor device and process for manufacturing the same 失效
    半导体装置及其制造方法

    公开(公告)号:US07235830B2

    公开(公告)日:2007-06-26

    申请号:US11260197

    申请日:2005-10-28

    IPC分类号: H01L29/76

    摘要: The present invention provides a semiconductor device comprising: a semiconductor layer (3); a gate electrode (11) formed on the semiconductor layer (3) via a gate insulation film (10); and a first insulation film (13) formed at one or more of sidewalls of the semiconductor layer (3), the gate insulation film (10) and the gate electrode (11); wherein the first insulation film (13) overlies a part of the gate insulation film (10) surface. According to the semiconductor device, leakage current at the isolation edge can be suppressed and thus reliability can be improved.

    摘要翻译: 本发明提供一种半导体器件,包括:半导体层(3); 经由栅极绝缘膜(10)形成在所述半导体层(3)上的栅电极(11); 以及形成在所述半导体层(3),所述栅极绝缘膜(10)和所述栅电极(11)的侧壁的一个或多个的第一绝缘膜(13)。 其中所述第一绝缘膜(13)覆盖所述栅极绝缘膜(10)表面的一部分。 根据半导体装置,可以抑制隔离边缘处的漏电流,从而可以提高可靠性。

    Semiconductor integrated circuit and fabrication method thereof
    2.
    发明申请
    Semiconductor integrated circuit and fabrication method thereof 有权
    半导体集成电路及其制造方法

    公开(公告)号:US20050040436A1

    公开(公告)日:2005-02-24

    申请号:US10866093

    申请日:2004-06-14

    IPC分类号: H01L21/8238 H01L27/10

    CPC分类号: H01L21/823807

    摘要: A semiconductor integrated circuit fabrication method according to this invention includes: a step of forming a pair of first device forming regions and a pair of second device forming regions in a surface layer portion of a semiconductor substrate by surrounding each of the regions by device isolation; a step of forming a first oxide film covering the surface of the semiconductor substrate after the preceding step; a step of removing an intended portion of the first oxide film to expose the pair of second device forming regions; a step of forming a pair of heterojunction structures, by selective epitaxial growth, on the pair of second device forming regions thus exposed; a step of forming a second oxide film covering the surface of the substrate after the preceding step; and a step of forming a pair of gate electrodes above each of the pair of first device forming regions and the pair of second device forming regions, whereby a normal complementary MOS transistor and a heterojunction complementary MOS transistor are eventually formed in the pair of first device forming regions and the pair of second device forming regions, respectively.

    摘要翻译: 根据本发明的半导体集成电路制造方法包括:通过器件隔离来围绕每个区域来在半导体衬底的表面层部分中形成一对第一器件形成区域和一对第二器件形成区域的步骤; 在前述步骤之后形成覆盖半导体衬底的表面的第一氧化物膜的步骤; 去除所述第一氧化物膜的预期部分以暴露所述一对第二器件形成区域的步骤; 通过选择性外延生长形成一对异质结结构在由此露出的一对第二器件形成区上的步骤; 在上述步骤之后形成覆盖基板表面的第二氧化膜的步骤; 以及在所述一对第一器件形成区域和所述一对第二器件形成区域中的每一个上形成一对栅电极的步骤,由此在所述一对第一器件形成区域中最终形成正常互补MOS晶体管和异质结互补MOS晶体管 形成区域和一对第二装置形成区域。

    CMOS and HCMOS semiconductor integrated circuit
    3.
    发明授权
    CMOS and HCMOS semiconductor integrated circuit 失效
    CMOS和HCMOS半导体集成电路

    公开(公告)号:US07564073B2

    公开(公告)日:2009-07-21

    申请号:US11294566

    申请日:2005-12-06

    IPC分类号: H01L27/04

    CPC分类号: H01L21/823807

    摘要: A semiconductor integrated circuit fabrication method according to this invention includes: a step of forming a pair of first device forming regions and a pair of second device forming regions in a surface layer portion of a semiconductor substrate by surrounding each of the regions by device isolation; a step of forming a first oxide film covering the surface of the semiconductor substrate after the preceding step; a step of removing an intended portion of the first oxide film to expose the pair of second device forming regions; a step of forming a pair of heterojunction structures, by selective epitaxial growth, on the pair of second device forming regions thus exposed; a step of forming a second oxide film covering the surface of the substrate after the preceding step; and a step of forming a pair of gate electrodes above each of the pair of first device forming regions and the pair of second device forming regions, whereby a normal complementary MOS transistor and a heterojunction complementary MOS transistor are eventually formed in the pair of first device forming regions and the pair of second device forming regions, respectively.

    摘要翻译: 根据本发明的半导体集成电路制造方法包括:通过器件隔离来围绕每个区域来在半导体衬底的表面层部分中形成一对第一器件形成区域和一对第二器件形成区域的步骤; 在前述步骤之后形成覆盖半导体衬底的表面的第一氧化物膜的步骤; 去除所述第一氧化物膜的预期部分以暴露所述一对第二器件形成区域的步骤; 通过选择性外延生长形成一对异质结结构在由此露出的一对第二器件形成区上的步骤; 在上述步骤之后形成覆盖基板表面的第二氧化膜的步骤; 以及在所述一对第一器件形成区域和所述一对第二器件形成区域中的每一个上形成一对栅电极的步骤,由此在所述一对第一器件形成区域中最终形成正常互补MOS晶体管和异质结互补MOS晶体管 形成区域和一对第二装置形成区域。

    Semiconductor device and process for manufacturing the same
    4.
    发明申请
    Semiconductor device and process for manufacturing the same 失效
    半导体装置及其制造方法

    公开(公告)号:US20060054944A1

    公开(公告)日:2006-03-16

    申请号:US11260197

    申请日:2005-10-28

    摘要: The present invention provides a semiconductor device comprising: a semiconductor layer (3); a gate electrode (11) formed on the semiconductor layer (3) via a gate insulation film (10); and a first insulation film (13) formed at one or more of sidewalls of the semiconductor layer (3), the gate insulation film (10) and the gate electrode (11); wherein the first insulation film (13) overlies a part of the gate insulation film (10) surface. According to the semiconductor device, leakage current at the isolation edge can be suppressed and thus reliability can be improved.

    摘要翻译: 本发明提供一种半导体器件,包括:半导体层(3); 经由栅极绝缘膜(10)形成在所述半导体层(3)上的栅电极(11); 以及形成在所述半导体层(3),所述栅极绝缘膜(10)和所述栅电极(11)的侧壁的一个或多个的第一绝缘膜(13)。 其中所述第一绝缘膜(13)覆盖所述栅极绝缘膜(10)表面的一部分。 根据半导体装置,可以抑制隔离边缘处的漏电流,从而可以提高可靠性。

    MISFET for reducing leakage current
    5.
    发明授权
    MISFET for reducing leakage current 失效
    用于减少漏电流的MISFET

    公开(公告)号:US07126170B2

    公开(公告)日:2006-10-24

    申请号:US10978513

    申请日:2004-11-02

    IPC分类号: H01L31/0336

    摘要: A MISFET according to this invention includes: a substrate having a semiconductor layer; an active region formed in the semiconductor layer; a gate insulator formed on the active region; a gate formed on the gate insulator; and a source region and a drain region, wherein: the active region is formed, in plan view, to have a body portion and a projecting portion projecting from a periphery of the body portion; the gate is formed, in plan view, to intersect the body portion of the active region, cover a pair of connecting portions connecting a periphery of the projecting portion to the periphery of the body portion and allow a part of the projecting portion to project from a periphery of the gate; and the source region and the drain region are formed in regions of the body portion of the active region which are situated on opposite sides of the gate in plan view, respectively.

    摘要翻译: 根据本发明的MISFET包括:具有半导体层的衬底; 形成在半导体层中的有源区; 形成在有源区上的栅极绝缘体; 形成在栅极绝缘体上的栅极; 源极区域和漏极区域,其中:有源区域在平面图中形成为具有从主体部分的周边突出的主体部分和突出部分; 在平面图中,门形成为与有源区域的主体部分相交,覆盖将突出部分的周边连接到主体部分的周边的一对连接部分,并使突出部分的一部分从 门的周边; 并且源极区域和漏极区域分别形成在有源区域的主体部分的位于平面图的栅极的相对侧上的区域中。

    Method of manufacturing self aligned electrode with field insulation
    6.
    发明授权
    Method of manufacturing self aligned electrode with field insulation 失效
    制造具有场绝缘的自对准电极的方法

    公开(公告)号:US06987065B2

    公开(公告)日:2006-01-17

    申请号:US10891038

    申请日:2004-07-15

    IPC分类号: H01L21/311

    摘要: The present invention provides a semiconductor device comprising: a semiconductor layer (3); a gate electrode (11) formed on the semiconductor layer (3) via a gate insulation film (10); and a first insulation film (13) formed at one or more of sidewalls of the semiconductor layer (3), the gate insulation film (10) and the gate electrode (11); wherein the first insulation film (13) overlies a part of the gate insulation film (10) surface. According to the semiconductor device, leakage current at the isolation edge can be suppressed and thus reliability can be improved.

    摘要翻译: 本发明提供一种半导体器件,包括:半导体层(3); 经由栅极绝缘膜(10)形成在所述半导体层(3)上的栅电极(11); 以及形成在所述半导体层(3),所述栅极绝缘膜(10)和所述栅电极(11)的侧壁的一个或多个的第一绝缘膜(13)。 其中所述第一绝缘膜(13)覆盖所述栅极绝缘膜(10)表面的一部分。 根据半导体装置,可以抑制隔离边缘处的漏电流,从而可以提高可靠性。

    Method of forming conventional complementary MOS transistors and complementary heterojunction MOS transistors on common substrate
    7.
    发明授权
    Method of forming conventional complementary MOS transistors and complementary heterojunction MOS transistors on common substrate 有权
    在公共基板上形成常规互补MOS晶体管和互补异质结MOS晶体管的方法

    公开(公告)号:US07087473B2

    公开(公告)日:2006-08-08

    申请号:US10866093

    申请日:2004-06-14

    IPC分类号: H01L29/80

    CPC分类号: H01L21/823807

    摘要: A semiconductor integrated circuit fabrication method according to this invention includes: a step of forming a pair of first device forming regions and a pair of second device forming regions in a surface layer portion of a semiconductor substrate by surrounding each of the regions by device isolation; a step of forming a first oxide film covering the surface of the semiconductor substrate after the preceding step; a step of removing an intended portion of the first oxide film to expose the pair of second device forming regions; a step of forming a pair of heterojunction structures, by selective epitaxial growth, on the pair of second device forming regions thus exposed; a step of forming a second oxide film covering the surface of the substrate after the preceding step; and a step of forming a pair of gate electrodes above each of the pair of first device forming regions and the pair of second device forming regions, whereby a normal complementary MOS transistor and a heterojunction complementary MOS transistor are eventually formed in the pair of first device forming regions and the pair of second device forming regions, respectively.

    摘要翻译: 根据本发明的半导体集成电路制造方法包括:通过器件隔离来围绕每个区域来在半导体衬底的表面层部分中形成一对第一器件形成区域和一对第二器件形成区域的步骤; 在前述步骤之后形成覆盖半导体衬底的表面的第一氧化物膜的步骤; 去除所述第一氧化物膜的预期部分以暴露所述一对第二器件形成区域的步骤; 通过选择性外延生长形成一对异质结结构在由此露出的一对第二器件形成区上的步骤; 在上述步骤之后形成覆盖基板表面的第二氧化膜的步骤; 以及在所述一对第一器件形成区域和所述一对第二器件形成区域中的每一个上形成一对栅电极的步骤,由此在所述一对第一器件形成区域中最终形成正常互补MOS晶体管和异质结互补MOS晶体管 形成区域和一对第二装置形成区域。

    Semiconductor integrated circuit and fabrication method thereof
    8.
    发明申请
    Semiconductor integrated circuit and fabrication method thereof 失效
    半导体集成电路及其制造方法

    公开(公告)号:US20060086988A1

    公开(公告)日:2006-04-27

    申请号:US11294566

    申请日:2005-12-06

    IPC分类号: H01L21/8238 H01L29/94

    CPC分类号: H01L21/823807

    摘要: A semiconductor integrated circuit fabrication method according to this invention includes: a step of forming a pair of first device forming regions and a pair of second device forming regions in a surface layer portion of a semiconductor substrate by surrounding each of the regions by device isolation; a step of forming a first oxide film covering the surface of the semiconductor substrate after the preceding step; a step of removing an intended portion of the first oxide film to expose the pair of second device forming regions; a step of forming a pair of heterojunction structures, by selective epitaxial growth, on the pair of second device forming regions thus exposed; a step of forming a second oxide film covering the surface of the substrate after the preceding step; and a step of forming a pair of gate electrodes above each of the pair of first device forming regions and the pair of second device forming regions, whereby a normal complementary MOS transistor and a heterojunction complementary MOS transistor are eventually formed in the pair of first device forming regions and the pair of second device forming regions, respectively.

    摘要翻译: 根据本发明的半导体集成电路制造方法包括:通过器件隔离来围绕每个区域来在半导体衬底的表面层部分中形成一对第一器件形成区域和一对第二器件形成区域的步骤; 在前述步骤之后形成覆盖半导体衬底的表面的第一氧化物膜的步骤; 去除所述第一氧化物膜的预期部分以暴露所述一对第二器件形成区域的步骤; 通过选择性外延生长形成一对异质结结构在由此露出的一对第二器件形成区上的步骤; 在上述步骤之后形成覆盖基板表面的第二氧化膜的步骤; 以及在所述一对第一器件形成区域和所述一对第二器件形成区域中的每一个上形成一对栅电极的步骤,由此在所述一对第一器件形成区域中最终形成正常互补MOS晶体管和异质结互补MOS晶体管 形成区域和一对第二装置形成区域。

    Semiconductor device
    9.
    发明授权
    Semiconductor device 失效
    半导体器件

    公开(公告)号:US06917075B2

    公开(公告)日:2005-07-12

    申请号:US10752409

    申请日:2004-01-07

    摘要: A semiconductor device and a method of fabricating the same according to this invention are such that: a gate insulator is formed over a predetermined region of a semiconductor substrate; a gate electrode is formed on the gate insulator; source and drain regions respectively formed in portions of the predetermined region that are situated on both sides of the gate electrode in plan view; a body region formed by a region of the predetermined region exclusive of the source and drain regions; and a contact electrically interconnecting the gate electrode and the body region, wherein a portion of the contact which is connected to the gate electrode is formed to intersect the gate electrode in plan view.

    摘要翻译: 根据本发明的半导体器件及其制造方法是:在半导体衬底的预定区域上形成栅极绝缘体; 栅电极形成在栅极绝缘体上; 源极和漏极区域分别形成在预定区域的位于栅极电极的两侧的部分中; 由不同于所述源极和漏极区域的所述预定区域的区域形成的体区; 以及使所述栅电极和所述体区域电连接的触点,其中,与所述栅电极连接的所述触点的一部分在平面图中形成为与所述栅电极相交。

    MISFET
    10.
    发明申请
    MISFET 失效

    公开(公告)号:US20050087764A1

    公开(公告)日:2005-04-28

    申请号:US10978513

    申请日:2004-11-02

    摘要: A MISFET according to this invention includes: a substrate having a semiconductor layer; an active region formed in the semiconductor layer; a gate insulator formed on the active region; a gate formed on the gate insulator; and a source region and a drain region, wherein: the active region is formed, in plan view, to have a body portion and a projecting portion projecting from a periphery of the body portion; the gate is formed, in plan view, to intersect the body portion of the active region, cover a pair of connecting portions connecting a periphery of the projecting portion to the periphery of the body portion and allow a part of the projecting portion to project from a periphery of the gate; and the source region and the drain region are formed in regions of the body portion of the active region which are situated on opposite sides of the gate in plan view, respectively.

    摘要翻译: 根据本发明的MISFET包括:具有半导体层的衬底; 形成在半导体层中的有源区; 形成在有源区上的栅极绝缘体; 形成在栅极绝缘体上的栅极; 源极区域和漏极区域,其中:有源区域在平面图中形成为具有从主体部分的周边突出的主体部分和突出部分; 在平面图中,门形成为与有源区域的主体部分相交,覆盖将突出部分的周边连接到主体部分的周边的一对连接部分,并使突出部分的一部分从 门的周边; 并且源极区域和漏极区域分别形成在有源区域的主体部分的位于平面图的栅极的相对侧上的区域中。