-
公开(公告)号:US07697651B2
公开(公告)日:2010-04-13
申请号:US10880833
申请日:2004-06-30
IPC分类号: H03D3/24
CPC分类号: H04L7/0337 , H03L7/0814 , H04L7/0025
摘要: A tracking loop of an interpolator based receiver includes clock elements that generate a plurality of clocks to sample a signal from a remote transmitter. The tracking loop includes samplers and voter elements that sample the signal with the clocks and generate samples that comparatively indicate a phase relationship between the signal and the clocks. Based on the comparison of the samples in the samplers and voter elements, the tracking loop either sends phase-shift signals to the clock elements to shift the phase of the clocks to match the phase of the signal, or sends a phase-flip signal to the clock elements to flip the clocks if the phase relationship between the signal and the clocks is about 180°. Once a phase match between the clocks and the signal is established, the tracking loop remains phase locked with the signal and provides a recovered signal.
摘要翻译: 基于内插器的接收器的跟踪环路包括产生多个时钟以对来自远程发射机的信号进行采样的时钟元件。 跟踪环路包括采样器和选通元件,它们用时钟对信号进行采样,并生成相对指示信号和时钟之间的相位关系的采样。 基于采样器和选择元件中的样本的比较,跟踪环路将相移信号发送到时钟元件,以使时钟相位偏移以匹配信号的相位,或者将相位触发信号发送到 如果信号和时钟之间的相位关系约为180°,则时钟元件将翻转时钟。 一旦建立了时钟和信号之间的相位匹配,跟踪环路将与信号保持锁相并提供恢复的信号。
-
公开(公告)号:US20060002502A1
公开(公告)日:2006-01-05
申请号:US10880833
申请日:2004-06-30
CPC分类号: H04L7/0337 , H03L7/0814 , H04L7/0025
摘要: A tracking loop of an interpolator based receiver includes clock elements that generate a plurality of clocks to sample a signal from a remote transmitter. The tracking loop includes samplers and voter elements that sample the signal with the clocks and generate samples that comparatively indicate a phase relationship between the signal and the clocks. Based on the comparison of the samples in the samplers and voter elements, the tracking loop either sends phase-shift signals to the clock elements to shift the phase of the clocks to match the phase of the signal, or sends a phase-flip signal to the clock elements to flip the clocks if the phase relationship between the signal and the clocks is about 180°. Once a phase match between the clocks and the signal is established, the tracking loop remains phase locked with the signal and provides a recovered signal.
摘要翻译: 基于内插器的接收器的跟踪环路包括产生多个时钟以对来自远程发射机的信号进行采样的时钟元件。 跟踪环路包括采样器和选通元件,它们用时钟对信号进行采样,并生成相对指示信号和时钟之间的相位关系的采样。 基于采样器和选择元件中的样本的比较,跟踪环路将相移信号发送到时钟元件,以使时钟相位偏移以匹配信号的相位,或者将相位触发信号发送到 如果信号和时钟之间的相位关系约为180°,则时钟元件将翻转时钟。 一旦建立了时钟和信号之间的相位匹配,跟踪环路将与信号保持锁相并提供恢复的信号。
-
公开(公告)号:US07474714B2
公开(公告)日:2009-01-06
申请号:US10334935
申请日:2002-12-31
IPC分类号: H04L27/00
CPC分类号: H04L7/033
摘要: A receiving device within a digital electronic system includes a sampling unit, a voter block, and a local clock phase adjustment unit. The sampling unit samples an input line at three points in time at intervals of one half of a bit period. The sampling unit delivers the values obtained in the sampling process to the voter block. The voter block determines whether to deliver an up or a down vote to the local clock phase adjustment unit. The voter block communicates with the local clock phase adjustment unit via up and down control signals. The local clock phase adjustment unit determines whether the local clock phase should be adjusted, and if so, whether to advance or delay the local clock phase. If certain meta-stable conditions are observed by the voter block, the voter block will vote in one direction in order to push the system out of the meta-stable condition.
摘要翻译: 数字电子系统内的接收装置包括采样单元,选举块和本地时钟相位调整单元。 采样单元在三个时间点以一个位周期的一半的间隔对输入行进行采样。 采样单元将采样过程中获得的值传递给选举块。 选民块决定是否向本地时钟相位调整单位输出向上或向下的投票。 选举块通过上下控制信号与本地时钟相位调整单元进行通信。 本地时钟相位调整单元确定是否应调整本地时钟相位,如果是,是否提前或延迟本地时钟相位。 如果选民块观察到某些元稳定条件,则选民块将以一个方向投票,以将该制度推出元稳定状态。
-
公开(公告)号:US07054374B1
公开(公告)日:2006-05-30
申请号:US09752813
申请日:2000-12-29
CPC分类号: H04L5/1423 , H04L7/0079 , H04L7/0087 , H04L7/0338
摘要: When signaling over cables or other media having significant return impedance, it is generally more efficient to use two conductors to carry two simultaneous bi-directional signals differentially, rather than utilizing unidirectional communications. Bi-directional communications increases the aggregate bandwidth of a pair of conductors. A conversion circuit converts unidirectional signaling between an edge-based receiver and a transmitter to simultaneous differential bi-directional signaling. A receiver for receiving data includes an edge processor operative to make decisions using edges of a received data stream and a communication circuit coupled to the edge processor. The communication circuit is operative to convert communications with the edge processor from a first format, such as unidirectional signaling, to a second format, such as differential bi-directional signaling.
摘要翻译: 当通过电缆或具有显着回波阻抗的其它介质发信号时,使用两个导体差分地携带两个同时的双向信号通常更有效,而不是利用单向通信。 双向通信增加了一对导体的总带宽。 转换电路将基于边缘的接收机和发射机之间的单向信令转换为同步差分双向信令。 用于接收数据的接收机包括边缘处理器,其可操作以使用接收到的数据流的边缘和耦合到边缘处理器的通信电路进行判定。 通信电路可操作以将与边缘处理器的通信从诸如单向信令的第一格式转换为诸如差分双向信令的第二格式。
-
5.
公开(公告)号:US06943606B2
公开(公告)日:2005-09-13
申请号:US09891466
申请日:2001-06-27
申请人: Davied S. Dunning , Chamath Abhayagunawardhana , Ken Drottar , Richard S. Jensen , Robert Glenn
发明人: Davied S. Dunning , Chamath Abhayagunawardhana , Ken Drottar , Richard S. Jensen , Robert Glenn
CPC分类号: H03L7/0814 , H03K5/13 , H03K2005/00286
摘要: A phase interpolator interpolates between a plurality of clock phases using a plurality of switching legs coupled to a common output. Each switching leg includes a pair of differential switching transistors each having a gate and two additional terminals, one of which is coupled to said common output. The gates are coupled to respective ones of the plurality of clock phases and their complements. Tails couple the other terminals of said switching transistors to ground. Each tail made up of a plurality of transistors. A load coupling the common output to a voltage.
摘要翻译: 相位插值器使用耦合到公共输出的多个开关支路在多个时钟相位之间内插。 每个开关支路包括一对差分开关晶体管,每个具有栅极和两个附加端子,其中一个连接到所述公共输出端。 门耦合到多个时钟相位中的相应时钟相位及其补码。 尾部将所述开关晶体管的其它端子耦合到地。 每个尾部由多个晶体管组成。 将公共输出耦合到电压的负载。
-
公开(公告)号:US07126986B2
公开(公告)日:2006-10-24
申请号:US10262359
申请日:2002-09-30
CPC分类号: G06F1/12 , H03L7/0814 , H03L7/089 , H03L7/093 , H04L7/0008 , H04L7/0025
摘要: A method and system for improved phase tracking in communication systems is disclosed. In one embodiment, a method, comprises identifying a slow-time varying phase drift on a link by counting long term beats; calibrating an interpolator with the phase drift; predicting a future phase drift; and updating the interpolator periodically with the future phase drift prediction.
摘要翻译: 公开了一种用于改进通信系统中的相位跟踪的方法和系统。 在一个实施例中,一种方法包括通过计数长期节拍来识别链路上的慢时变化相位漂移; 校准具有相位漂移的内插器; 预测未来相位漂移; 以及随着未来的相位漂移预测周期性地更新内插器。
-
7.
公开(公告)号:US07113562B1
公开(公告)日:2006-09-26
申请号:US09749270
申请日:2000-12-27
CPC分类号: H04L25/068 , H03D3/006 , H04L7/005 , H04L7/0331
摘要: Conventional receiver architectures are based on either frequency/phase tracking or oversampling. Both receiver types typically employ sensitive analog circuits, which create noise, consume power and utilize valuable space in their implementation. The invention adopts a novel approach to phase/frequency tracking that utilizes the edges or zero crossings of the input data waveform to effectively track the remote transmitter clock phase/frequency. This methodology minimizes the use of analog circuitry, thereby reducing the noise domain and the substrate space required for implementation of a tracking device.
摘要翻译: 传统的接收机架构基于频率/相位跟踪或过采样。 两种接收机类型通常采用灵敏的模拟电路,它们产生噪声,消耗功率并在其实现中利用有价值的空间。 本发明采用新颖的相位/频率跟踪方法,利用输入数据波形的边缘或过零点有效跟踪远程发射机时钟相位/频率。 该方法最大限度地减少了模拟电路的使用,从而降低了实现跟踪设备所需的噪声区域和衬底空间。
-
公开(公告)号:US06917659B1
公开(公告)日:2005-07-12
申请号:US09749269
申请日:2000-12-27
CPC分类号: H04L7/0054 , H04L7/005 , H04L7/0337
摘要: A method of recovering data from a modulated data signal includes tracking a transmitted clock with a plurality of locally-generated clock phases, estimating an average phase of previously detected edges, registering a pulse edge in the received stream of data at a transition phase corresponding to one of the plurality of locally-generated clock phases, determining whether a first symbol was received multiple times consecutively prior to the registered pulse edge, and using the determination of whether the first symbol was received multiple times consecutively in a receiver decision process.
摘要翻译: 从调制数据信号恢复数据的方法包括利用多个本地生成的时钟相位跟踪传输的时钟,估计先前检测到的边沿的平均相位,在所接收的数据流中在对应于 所述多个本地生成的时钟相位中的一个,确定在所述注册的脉冲沿之前连续地多次接收到第一符号,并且使用在所述接收机决定处理中是否连续地接收到所述第一符号的确定。
-
9.
公开(公告)号:US07280629B2
公开(公告)日:2007-10-09
申请号:US10969737
申请日:2004-10-19
CPC分类号: H04L25/068 , H03D3/006 , H04L7/005 , H04L7/0331
摘要: Conventional receiver architectures are based on either frequency/phase tracking or oversampling. Both receiver types typically employ sensitive analog circuits, which create noise, consume power and utilize valuable space in their implementation. The invention adopts a novel approach to phase/frequency tracking that utilizes the edges or zero crossings of the input data waveform to effectively track the remote transmitter clock phase/frequency. This methodology minimizes the use of analog circuitry, thereby reducing the noise domain and the substrate space required for implementation of a tracking device.
摘要翻译: 传统的接收机架构基于频率/相位跟踪或过采样。 两种接收机类型通常采用灵敏的模拟电路,它们产生噪声,消耗功率并在其实现中利用有价值的空间。 本发明采用新颖的相位/频率跟踪方法,利用输入数据波形的边缘或过零点有效跟踪远程发射机时钟相位/频率。 该方法最大限度地减少了模拟电路的使用,从而降低了实现跟踪设备所需的噪声区域和衬底空间。
-
10.
公开(公告)号:US20050078782A1
公开(公告)日:2005-04-14
申请号:US10969737
申请日:2004-10-19
CPC分类号: H04L25/068 , H03D3/006 , H04L7/005 , H04L7/0331
摘要: Conventional receiver architectures are based on either frequency/phase tracking or oversampling. Both receiver types typically employ sensitive analog circuits, which create noise, consume power and utilize valuable space in their implementation. The invention adopts a novel approach to phase/frequency tracking that utilizes the edges or zero crossings of the input data waveform to effectively track the remote transmitter clock phase/frequency. This methodology minimizes the use of analog circuitry, thereby reducing the noise domain and the substrate space required for implementation of a tracking device.
摘要翻译: 传统的接收机架构基于频率/相位跟踪或过采样。 两种接收机类型通常采用灵敏的模拟电路,它们产生噪声,消耗功率并在其实现中利用有价值的空间。 本发明采用新颖的相位/频率跟踪方法,利用输入数据波形的边缘或过零点有效跟踪远程发射机时钟相位/频率。 该方法最大限度地减少了模拟电路的使用,从而降低了实现跟踪设备所需的噪声区域和衬底空间。
-
-
-
-
-
-
-
-
-