STATIC RANDOM ACCESS MEMORY APPARATUS AND BIT-LINE VOLTAGE CONTROLLER THEREOF
    1.
    发明申请
    STATIC RANDOM ACCESS MEMORY APPARATUS AND BIT-LINE VOLTAGE CONTROLLER THEREOF 有权
    静态随机存取存储器和位线电压控制器

    公开(公告)号:US20140009999A1

    公开(公告)日:2014-01-09

    申请号:US13665941

    申请日:2012-11-01

    IPC分类号: G11C11/00

    CPC分类号: G11C11/413

    摘要: A static random access memory apparatus and a bit-line voltage controller thereof are disclosed. The bit-line voltage controller includes a controller, a pull-up circuit, a pull-down circuit and a voltage keeping circuit. The controller receives a bank selecting signal and a clock signal, and decides a pull-up time period, a pull-down time period and a voltage keeping time period according to the bank selecting signal and the clock signal. The pull-up circuit pulls up a bit-line power according to a first reference voltage within the pull-up time period. The pull-down circuit pulls down the bit-line power according to a second reference voltage within the pull-down time period. The voltage keeping circuit keeps the bit-line power to equal to an output voltage during the voltage keeping time period. The voltage keeping time period is after the pull-up time period and the pull-down time period.

    摘要翻译: 公开了一种静态随机存取存储器及其位线电压控制器。 位线电压控制器包括控制器,上拉电路,下拉电路和保压电路。 控制器接收存储体选择信号和时钟信号,并且根据存储体选择信号和时钟信号确定上拉时间段,下拉时间段和保持时间周期。 上拉电路在上拉时间段内根据第一个参考电压拉出位线电源。 下拉电路在下拉时间段内根据第二参考电压拉低位线电源。 电压保持电路在电压保持时间段期间将位线功率保持为等于输出电压。 电压保持时间段在上拉时间段和下拉时间段之后。

    Static random access memory apparatus and bit-line voltage controller thereof
    2.
    发明授权
    Static random access memory apparatus and bit-line voltage controller thereof 有权
    静态随机存取存储装置及其位线电压控制器

    公开(公告)号:US08854897B2

    公开(公告)日:2014-10-07

    申请号:US13665941

    申请日:2012-11-01

    IPC分类号: G11C7/10

    CPC分类号: G11C11/413

    摘要: A static random access memory apparatus and a bit-line voltage controller includes a controller, a pull-up circuit, a pull-down circuit and a voltage keeping circuit. The controller receives a bank selecting signal and a clock signal, and decides a pull-up time period, a pull-down time period and a voltage keeping time period according to the bank selecting signal and the clock signal. The pull-up circuit pulls up a bit-line power according to a first reference voltage within the pull-up time period. The pull-down circuit pulls down the bit-line power according to a second reference voltage within the pull-down time period. The voltage keeping circuit keeps the bit-line power to equal to an output voltage during the voltage keeping time period. The voltage keeping time period is after the pull-up time period and the pull-down time period.

    摘要翻译: 静态随机存取存储装置和位线电压控制器包括控制器,上拉电路,下拉电路和保压电路。 控制器接收存储体选择信号和时钟信号,并且根据存储体选择信号和时钟信号确定上拉时间段,下拉时间段和保持时间周期。 上拉电路在上拉时间段内根据第一个参考电压拉出位线电源。 下拉电路在下拉时间段内根据第二参考电压拉低位线电源。 电压保持电路在电压保持时间段期间将位线功率保持为等于输出电压。 电压保持时间段在上拉时间段和下拉时间段之后。

    Disturb-free static random access memory cell
    6.
    发明授权
    Disturb-free static random access memory cell 有权
    无噪音静态随机存取存储单元

    公开(公告)号:US08259510B2

    公开(公告)日:2012-09-04

    申请号:US12772238

    申请日:2010-05-03

    IPC分类号: G11C7/00

    CPC分类号: G11C11/412

    摘要: A disturb-free static random access memory cell includes: a latch circuit having a first access terminal and a second access terminal; a first switching circuit having a first bit transferring terminal coupled to the first access terminal, a first control terminal coupled to a first write word line, and a second bit transferring terminal; a second switching circuit having a third bit transferring terminal coupled to the second access terminal, a second control terminal coupled to a second write word line, and a fourth bit transferring terminal coupled to the second bit transferring terminal; a third switching circuit having a fifth bit transferring terminal coupled to the fourth bit transferring terminal, a third control terminal coupled to a word line, and a sixth bit transferring terminal coupled to a bit line; and a sensing amplifier coupled to the bit line, for determining a bit value appearing at the bit line.

    摘要翻译: 无干扰的静态随机存取存储单元包括:具有第一接入终端和第二接入终端的锁存电路; 第一切换电路,具有耦合到第一接入终端的第一比特传送终端,耦合到第一写字线的第一控制终端和第二比特传送终端; 第二切换电路,具有耦合到第二接入终端的第三比特传送终端,耦合到第二写字线的第二控制终端,以及耦合到第二比特传送终端的第四比特传送终端。 第三开关电路,具有耦合到第四位转移终端的第五位转移终端,耦合到字线的第三控制端和耦合到位线的第六位转移端; 以及耦合到位线的感测放大器,用于确定出现在位线处的位值。

    DISTURB-FREE STATIC RANDOM ACCESS MEMORY CELL
    7.
    发明申请
    DISTURB-FREE STATIC RANDOM ACCESS MEMORY CELL 有权
    无干扰的静态随机存取存储器单元

    公开(公告)号:US20110128796A1

    公开(公告)日:2011-06-02

    申请号:US12772238

    申请日:2010-05-03

    IPC分类号: G11C7/10 G11C7/00

    CPC分类号: G11C11/412

    摘要: A disturb-free static random access memory cell includes: a latch circuit having a first access terminal and a second access terminal; a first switching circuit having a first bit transferring terminal coupled to the first access terminal, a first control terminal coupled to a first write word line, and a second bit transferring terminal; a second switching circuit having a third bit transferring terminal coupled to the second access terminal, a second control terminal coupled to a second write word line, and a fourth bit transferring terminal coupled to the second bit transferring terminal; a third switching circuit having a fifth bit transferring terminal coupled to the fourth bit transferring terminal, a third control terminal coupled to a word line, and a sixth bit transferring terminal coupled to a bit line; and a sensing amplifier coupled to the bit line, for determining a bit value appearing at the bit line.

    摘要翻译: 无干扰的静态随机存取存储单元包括:具有第一接入终端和第二接入终端的锁存电路; 第一切换电路,具有耦合到第一接入终端的第一比特传送终端,耦合到第一写字线的第一控制终端和第二比特传送终端; 第二切换电路,具有耦合到第二接入终端的第三比特传送终端,耦合到第二写字线的第二控制终端,以及耦合到第二比特传送终端的第四比特传送终端。 第三开关电路,具有耦合到第四位转移终端的第五位转移终端,耦合到字线的第三控制端和耦合到位线的第六位转移端; 以及耦合到位线的感测放大器,用于确定出现在位线处的位值。

    Gate oxide breakdown-withstanding power switch structure
    10.
    发明授权
    Gate oxide breakdown-withstanding power switch structure 有权
    栅极氧化物击穿电源开关结构

    公开(公告)号:US08385149B2

    公开(公告)日:2013-02-26

    申请号:US13075682

    申请日:2011-03-30

    IPC分类号: G11C5/14

    CPC分类号: G11C11/417

    摘要: The present invention proposes a gate oxide breakdown-withstanding power switch structure, which is connected with an SRAM and comprises a first CMOS switch and a second CMOS switch respectively having different gate-oxide thicknesses or different threshold voltages. The CMOS switch, which has a normal gate-oxide thickness or a normal threshold voltage, provides current for the SRAM to wake up the SRAM from a standby or sleep mode to an active mode. The CMOS switch, which has a thicker gate-oxide thickness or a higher threshold voltage, provides current for the SRAM to work in an active mode. The present invention prevents a power switch from gate-oxide breakdown lest noise margin, stabilization and performance of SRAM be affected.

    摘要翻译: 本发明提出一种栅极氧化物击穿电源开关结构,其与SRAM连接,并且包括分别具有不同栅极氧化物厚度或不同阈值电压的第一CMOS开关和第二CMOS开关。 具有正常栅极氧化物厚度或正常阈值电压的CMOS开关为SRAM提供电流,以将SRAM从待机或睡眠模式唤醒至活动模式。 具有更厚栅极氧化物厚度或更高阈值电压的CMOS开关为SRAM提供工作在主动模式的电流。 本发明防止电源开关从栅极氧化层击穿,以免噪声容限,SRAM的稳定性和性能受到影响。