EDGE-STRUCTURED LEADFRAME FOR EMBEDDED DIE PACKAGING OF POWER SEMICONDUCTOR DEVICES

    公开(公告)号:US20240213125A1

    公开(公告)日:2024-06-27

    申请号:US18085684

    申请日:2022-12-21

    Inventor: Abhinandan DIXIT

    CPC classification number: H01L23/49565 H01L23/295 H01L23/3107

    Abstract: Embedded die packaging for high voltage, high temperature operation of power semiconductor switching devices is disclosed, wherein a power semiconductor die is mounted on a leadframe and embedded in laminated body comprising a layer stack of a plurality of dielectric layers and electrically conductive layers. Electrical connections between contact pads of the power semiconductor die and external contact pads of the package comprise conductive vias extending through the dielectric layers. Edges of the leadframe are structured to provide vertical and lateral interlocking of the leadframe with surrounding dielectric, e.g. by providing a leadframe having a laterally scalloped and vertically undercut edge structure. Edges of the leadframe may be beveled.

    FABRICATION OF EMBEDDED DIE PACKAGING COMPRISING LASER DRILLED VIAS

    公开(公告)号:US20230019052A1

    公开(公告)日:2023-01-19

    申请号:US17945231

    申请日:2022-09-15

    Abstract: Embedded die packaging for semiconductor devices and methods of fabrication wherein conductive vias are provided to interconnect contact areas on the die and package interconnect areas. Before embedding, a protective masking layer is provided selectively on regions of the electrical contact areas where vias are to be formed by laser drilling. The material of the protective masking layer is selected to protect against over-drilling and/or to control absorption properties of surface of the pad metal to reduce absorption of laser energy during laser drilling of micro-vias, thereby mitigating physical damage, overheating or other potential damage to the semiconductor device. The masking layer may be resistant to surface treatment of other regions of the electrical contact areas, e.g. to increase surface roughness to promote adhesion of package dielectric.

    DUAL-SIDE COOLED EMBEDDED DIE PACKAGING FOR POWER SEMICONDUCTOR DEVICES

    公开(公告)号:US20230402342A1

    公开(公告)日:2023-12-14

    申请号:US18094477

    申请日:2023-01-09

    CPC classification number: H01L23/3672 H01L29/1608 H01L29/2003 H01L29/66462

    Abstract: Embedded die packaging for high voltage, high temperature operation of power semiconductor switching devices is disclosed, wherein a power semiconductor die is embedded in laminated body comprising a layer stack of a plurality of dielectric layers and electrically conductive layers, and wherein a first thermal pad on one side of the package and a second thermal pad on an opposite side of the package provides for dual-side cooling. Example embodiments of the dual-side cooled package may be based on a bottom-side cooled layup with a primary bottom-side thermal pad and a secondary top-side thermal pad, or a top-side cooled layup with primary top-side thermal pad and a secondary bottom side thermal pad, using layups with or without a leadframe. For example, the power semiconductor switching device comprises a GaN power transistor, such as a GaN HEMT rated for operation at ≥100V or ≥600V, for switching tens or hundreds of Amps.

Patent Agency Ranking