GATE CUT INTEGRATION AND RELATED DEVICE
    3.
    发明申请

    公开(公告)号:US20180233579A1

    公开(公告)日:2018-08-16

    申请号:US15430647

    申请日:2017-02-13

    Abstract: A method for forming gate cuts during RMG processing and the resulting device are provided. Embodiments include forming Si fins over a substrate; forming a STI layer over the substrate and recessed, exposing upper portions of the Si fins; forming polysilicon dummy gate electrodes perpendicular to the Si fins, separated by STI regions, on the upper portions of the Si fins and on the STI layer between the Si fins; forming a hardmask over the polysilicon dummy gate electrodes; etching through the hardmask and polysilicon dummy gate electrodes forming cavities between some of the Si fins; oxidizing polysilicon exposed on sides of the cavities and any residual polysilicon remaining at a bottom of one or more of the cavities; filling the cavities with SiN; removing the polysilicon dummy gate electrodes; and forming RMGs.

    GATE CUT STRUCTURES
    4.
    发明申请
    GATE CUT STRUCTURES 审中-公开

    公开(公告)号:US20200091143A1

    公开(公告)日:2020-03-19

    申请号:US16134173

    申请日:2018-09-18

    Abstract: The present disclosure generally relates to semiconductor structures and, more particularly, to gate cut structures and methods of manufacture. The structure includes: a plurality of gate structures comprising source and drain regions and sidewall spacers comprised of different dielectric materials; and contacts connecting to the source and drain regions and isolated from the gate structures by the different dielectric materials.

    INTEGRATED SINGLE DIFFUSION BREAK
    5.
    发明申请

    公开(公告)号:US20200035543A1

    公开(公告)日:2020-01-30

    申请号:US16047078

    申请日:2018-07-27

    Abstract: A methodology for forming a fin field effect transistor (FinFET) includes the co-integration of various isolation structures, including gate cut and shallow diffusion break isolation structures that are formed with common masking and etching steps. Following an additional patterning step to provide segmentation for source/drain conductive contacts, a single deposition step is used to form an isolation dielectric layer within each of gate cut openings, shallow diffusion break openings and cavities over shallow trench isolation between device active areas.

Patent Agency Ranking