-
公开(公告)号:US20180090598A1
公开(公告)日:2018-03-29
申请号:US15280451
申请日:2016-09-29
Applicant: GLOBALFOUNDRIES Inc.
Inventor: Ruilong XIE , Tenko YAMASHITA , Kangguo CHENG , Chun-Chen YEH
IPC: H01L29/66 , H01L29/10 , H01L29/08 , H01L29/78 , H01L29/417 , H01L21/033 , H01L27/088
CPC classification number: H01L29/66666 , H01L21/0332 , H01L21/0337 , H01L27/088 , H01L29/0847 , H01L29/41741 , H01L29/66545 , H01L29/7827
Abstract: A semiconductor structure includes a semiconductor substrate, a bottom source/drain layer for a first vertical transistor over the semiconductor substrate, a vertical channel over the source/drain layer, and a metal gate wrapped around the vertical channel, the vertical channel having a fixed height relative to the metal gate at an interface therebetween. The semiconductor structure further includes a top source/drain layer over the vertical channel, and a self-aligned contact to each of the top and bottom source/drain layer and the gate. The semiconductor structure can be realized by providing a semiconductor substrate with a bottom source/drain layer thereover, forming a vertical channel over the bottom source/drain layer, forming a dummy gate wrapped around the vertical channel, and forming a bottom spacer layer and a top spacer layer around a top portion and a bottom portion, respectively, of the vertical channel, a remaining center portion of the vertical channel defining a fixed vertical channel height. The method further includes forming a top source/drain layer over the vertical channel, replacing the dummy gate with a metal gate, and forming self-aligned source, drain and gate contacts.
-
公开(公告)号:US20170012130A1
公开(公告)日:2017-01-12
申请号:US15273778
申请日:2016-09-23
Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION , GLOBALFOUNDRIES, Inc. , STMICROELECTRONICS, INC.
Inventor: Xiuyu CAI , Qing LIU , Ruilong XIE , Chun-Chen YEH
IPC: H01L29/78 , H01L29/66 , H01L29/417 , H01L21/02 , H01L21/8234
Abstract: A large area electrical contact for use in integrated circuits features a non-planar, sloped bottom profile. The sloped bottom profile provides a larger electrical contact area, thus reducing the contact resistance, while maintaining a small contact footprint. The sloped bottom profile can be formed by recessing an underlying layer, wherein the bottom profile can be crafted to have a V-shape, U-shape, crescent shape, or other profile shape that includes at least a substantially sloped portion in the vertical direction. In one embodiment, the underlying layer is an epitaxial fin of a FinFET. A method of fabricating the low-resistance electrical contact employs a thin etch stop liner for use as a hard mask. The etch stop liner, e.g., HfO2, prevents erosion of an adjacent gate structure during the formation of the contact.
Abstract translation: 用于集成电路的大面积电接触具有非平面,倾斜的底部轮廓。 倾斜的底部轮廓提供更大的电接触面积,从而降低接触电阻,同时保持小的接触足迹。 倾斜的底部轮廓可以通过凹陷下面的层来形成,其中底部轮廓可以被制造成具有V形,U形,月牙形或其它轮廓形状,其在垂直方向上至少包括基本上倾斜的部分 。 在一个实施例中,下层是FinFET的外延翅片。 制造低电阻电接触的方法采用用作硬掩模的薄蚀刻停止衬垫。 蚀刻停止衬垫,例如HfO 2,防止在形成接触期间相邻栅极结构的侵蚀。
-