Semiconductor Device with both I/O and Core Components and Method of Fabricating Same
    6.
    发明申请
    Semiconductor Device with both I/O and Core Components and Method of Fabricating Same 有权
    具有I / O和核心组件的半导体器件及其制造方法

    公开(公告)号:US20110076813A1

    公开(公告)日:2011-03-31

    申请号:US12961167

    申请日:2010-12-06

    IPC分类号: H01L21/8238

    摘要: A semiconductor device having a core device with a high-k gate dielectric and an I/O device with a silicon dioxide or other non-high-k gate dielectric, and a method of fabricating such a device. A core well and an I/O well are created in a semiconductor substrate and separated by an isolation structure. An I/O device is formed over the I/O well and has a silicon dioxide or a low-k gate dielectric. A resistor may be formed on an isolation structure adjacent to the core well. A core-well device such as a transistor is formed over the core well, and has a high-k gate dielectric. In some embodiments, a p-type I/O well and an n-type I/O well are created. In a preferred embodiment, the I/O device or devices are formed prior to forming the core device and protected with a sacrificial layer until the core device is fabricated.

    摘要翻译: 具有具有高k栅极电介质的核心器件和具有二氧化硅或其它非高k栅极电介质的I / O器件的半导体器件及其制造方法。 核心阱和I / O阱在半导体衬底中产生并被隔离结构隔开。 I / O器件形成在I / O阱上,并具有二氧化硅或低k栅极电介质。 可以在与芯井相邻的隔离结构上形成电阻器。 在核心阱上形成诸如晶体管的核心阱器件,并且具有高k栅极电介质。 在一些实施例中,产生p型I / O阱和n型I / O阱。 在优选实施例中,在形成核心器件之前形成I / O器件或器件,并用牺牲层进行保护,直到制造核心器件。

    Semiconductor Device with both I/O and Core Components and Method of Fabricating Same
    7.
    发明申请
    Semiconductor Device with both I/O and Core Components and Method of Fabricating Same 有权
    具有I / O和核心组件的半导体器件及其制造方法

    公开(公告)号:US20080315320A1

    公开(公告)日:2008-12-25

    申请号:US11766425

    申请日:2007-06-21

    摘要: A semiconductor device having a core device with a high-k gate dielectric and an I/O device with a silicon dioxide or other non-high-k gate dielectric, and a method of fabricating such a device. A core well and an I/O well are created in a semiconductor substrate and separated by an isolation structure. An I/O device is formed over the I/O well and has a silicon dioxide or a low-k gate dielectric. A resistor may be formed on an isolation structure adjacent to the core well. A core-well device such as a transistor is formed over the core well, and has a high-k gate dielectric. In some embodiments, a p-type I/O well and an n-type I/O well are created. In a preferred embodiment, the I/O device or devices are formed prior to forming the core device and protected with a sacrificial layer until the core device is fabricated.

    摘要翻译: 具有具有高k栅极电介质的核心器件和具有二氧化硅或其它非高k栅极电介质的I / O器件的半导体器件及其制造方法。 核心阱和I / O阱在半导体衬底中产生并被隔离结构隔开。 I / O器件形成在I / O阱上,并具有二氧化硅或低k栅极电介质。 可以在与芯井相邻的隔离结构上形成电阻器。 在核心阱上形成诸如晶体管的核心阱器件,并且具有高k栅极电介质。 在一些实施例中,产生p型I / O阱和n型I / O阱。 在优选实施例中,在形成核心器件之前形成I / O器件或器件,并用牺牲层进行保护,直到制造核心器件。

    Layout methods of integrated circuits having unit MOS devices
    8.
    发明申请
    Layout methods of integrated circuits having unit MOS devices 有权
    具有单位MOS器件的集成电路的布局方法

    公开(公告)号:US20080296691A1

    公开(公告)日:2008-12-04

    申请号:US11807654

    申请日:2007-05-30

    IPC分类号: H01L29/76

    摘要: A semiconductor structure includes an array of unit metal-oxide-semiconductor (MOS) devices arranged in a plurality of rows and a plurality of columns is provided. Each of the unit MOS devices includes an active region laid out in a row direction and a gate electrode laid out in a column direction. The semiconductor structure further includes a first unit MOS device in the array and a second unit MOS device in the array, wherein active regions of the first and the second unit MOS devices have different conductivity types.

    摘要翻译: 半导体结构包括以多行排列的单位金属氧化物半导体(MOS)器件的阵列,并且提供多个列。 每个单位MOS器件包括布置在行方向上的有源区和沿列方向布置的栅电极。 半导体结构还包括阵列中的第一单元MOS器件和阵列中的第二单元MOS器件,其中第一和第二单位MOS器件的有源区具有不同的导电类型。

    Layout Methods of Integrated Circuits Having Unit MOS Devices
    9.
    发明申请
    Layout Methods of Integrated Circuits Having Unit MOS Devices 有权
    具有单位MOS器件的集成电路布局方法

    公开(公告)号:US20120286368A1

    公开(公告)日:2012-11-15

    申请号:US13558109

    申请日:2012-07-25

    IPC分类号: H01L27/088

    摘要: A semiconductor structure includes an array of unit metal-oxide-semiconductor (MOS) devices arranged in a plurality of rows and a plurality of columns is provided. Each of the unit MOS devices includes an active region laid out in a row direction and a gate electrode laid out in a column direction. The semiconductor structure further includes a first unit MOS device in the array and a second unit MOS device in the array, wherein active regions of the first and the second unit MOS devices have different conductivity types.

    摘要翻译: 半导体结构包括以多行排列的单位金属氧化物半导体(MOS)器件的阵列,并且提供多个列。 每个单位MOS器件包括布置在行方向上的有源区和沿列方向布置的栅电极。 半导体结构还包括阵列中的第一单元MOS器件和阵列中的第二单元MOS器件,其中第一和第二单位MOS器件的有源区具有不同的导电类型。

    Layout methods of integrated circuits having unit MOS devices
    10.
    发明授权
    Layout methods of integrated circuits having unit MOS devices 有权
    具有单位MOS器件的集成电路的布局方法

    公开(公告)号:US08237201B2

    公开(公告)日:2012-08-07

    申请号:US11807654

    申请日:2007-05-30

    IPC分类号: H01L27/118

    摘要: A semiconductor structure includes an array of unit metal-oxide-semiconductor (MOS) devices arranged in a plurality of rows and a plurality of columns is provided. Each of the unit MOS devices includes an active region laid out in a row direction and a gate electrode laid out in a column direction. The semiconductor structure further includes a first unit MOS device in the array and a second unit MOS device in the array, wherein active regions of the first and the second unit MOS devices have different conductivity types.

    摘要翻译: 半导体结构包括以多行排列的单位金属氧化物半导体(MOS)器件的阵列,并且提供多个列。 每个单位MOS器件包括布置在行方向上的有源区和沿列方向布置的栅电极。 半导体结构还包括阵列中的第一单元MOS器件和阵列中的第二单元MOS器件,其中第一和第二单位MOS器件的有源区具有不同的导电类型。