Data transceiver and method for equalizing the data eye of a differential input data signal
    1.
    发明授权
    Data transceiver and method for equalizing the data eye of a differential input data signal 有权
    用于均衡差分输入数据信号的数据眼的数据收发器和方法

    公开(公告)号:US07352815B2

    公开(公告)日:2008-04-01

    申请号:US10604025

    申请日:2003-06-23

    IPC分类号: H04B3/00

    CPC分类号: H04L25/03885

    摘要: Apparatus and method for counteracting high frequency attenuation of a differential input data signal as the signal is conducted through a data link. A differential input data signal is transmitted from a transmitter to a receiver through a data link. The data eye of the differential input data signal is modified at the transmitter in response to feedback from the receiver where the extent of the data eye of the differential input data signal, after being conducted through the data link, is determined. The feedback to the transmitter, dependent on the determination of the extent of the data eye, controls the data eye at the transmitter and the equalization of the differential input data signal by adapting the differential input data signal to anticipate high frequency attenuation of the differential input data signal in the data link.

    摘要翻译: 当通过数据链路传送信号时,抵消差分输入数据信号的高频衰减的装置和方法。 差分输入数据信号通过数据链路从发送器发送到接收器。 差分输入数据信号的数据眼睛响应于来自接收机的反馈在发射机处被修改,其中差分输入数据信号在通过数据链路传导之后的数据眼的程度被确定。 取决于数据眼的范围的确定,对发射机的反馈通过调整差分输入数据信号来预测差分输入的高频衰减来控制发射机上的数据眼和差分输入数据信号的均衡 数据链路中的数据信号。

    Apparatus and method for reduced loading of signal transmission elements
    2.
    发明授权
    Apparatus and method for reduced loading of signal transmission elements 有权
    信号传输元件负载减小的装置和方法

    公开(公告)号:US08040813B2

    公开(公告)日:2011-10-18

    申请号:US10908959

    申请日:2005-06-02

    CPC分类号: G06F13/4072

    摘要: An apparatus is provided which includes a common signal node operable to conduct a first signal, a first circuit coupled to the common signal node to utilize the first signal and a signal-handling element coupled to the common signal node. The signal-handling element includes an isolating circuit coupled to the first conductor, a second conductor operable to conduct an output of the isolating circuit, and a signal-handling circuit coupled to the second conductor. The signal-handling circuit is operable to perform a signal-handling function in response to the output of the isolating circuit. By virtue of the isolating circuit, the signal-handling circuit and the first circuit are isolated from the second conductor and the signal-handling circuit. Preferably, the achieved isolation permits a communication signal included in the first signal to be conducted within a communication apparatus with less capacitance, and producing less return loss of that signal.

    摘要翻译: 提供一种装置,其包括可操作以传导第一信号的公共信号节点,耦合到公共信号节点以利用第一信号的第一电路和耦合到公共信号节点的信号处理元件。 信号处理元件包括耦合到第一导体的隔离电路,可操作以导通隔离电路的输出的第二导体和耦合到第二导体的信号处理电路。 信号处理电路可操作以响应于隔离电路的输出执行信号处理功能。 通过隔离电路,信号处理电路和第一电路与第二导体和信号处理电路隔离。 优选地,所实现的隔离允许包含在第一信号中的通信信号在具有较小电容的通信设备内传导,并且产生较小的该信号的回波损耗。

    Structure for apparatus for reduced loading of signal transmission elements
    3.
    发明授权
    Structure for apparatus for reduced loading of signal transmission elements 有权
    信号传输元件负载减小的装置结构

    公开(公告)号:US08024679B2

    公开(公告)日:2011-09-20

    申请号:US11999627

    申请日:2007-12-06

    IPC分类号: G06F17/50

    CPC分类号: H03K19/0185 H04L25/0266

    摘要: A design structure for a signal-handing apparatus or communication apparatus is provided which includes a common signal node operable to conduct a first signal, a first circuit coupled to the common signal node to utilize the first signal and a signal-handling element coupled to the common signal node. A signal-handling apparatus may include an isolating circuit coupled to a first conductor, a second conductor to conduct an output of the isolating circuit, and a signal-handling circuit coupled to the second conductor. A signal-handling circuit can perform a signal-handling function in response to the output of the isolating circuit. The signal-handling circuit and the first circuit may be isolated from the second conductor and the signal-handling circuit such that a communication signal may be conducted with less capacitance and be subject to less return loss.

    摘要翻译: 提供了一种用于信号处理装置或通信装置的设计结构,其包括可操作以传导第一信号的公共信号节点,耦合到公共信号节点以利用第一信号的第一电路和耦合到第一信号的信号处理元件 公共信号节点。 信号处理装置可以包括耦合到第一导体的隔离电路,用于导通隔离电路的输出的第二导体以及耦合到第二导体的信号处理电路。 信号处理电路可以响应于隔离电路的输出而执行信号处理功能。 信号处理电路和第一电路可以与第二导体和信号处理电路隔离,使得通信信号可以以较小的电容进行并且具有较小的回波损耗。

    Structure for apparatus for reduced loading of signal transmission elements
    4.
    发明申请
    Structure for apparatus for reduced loading of signal transmission elements 有权
    信号传输元件负载减小的装置结构

    公开(公告)号:US20090146692A1

    公开(公告)日:2009-06-11

    申请号:US11999627

    申请日:2007-12-06

    IPC分类号: H03K19/0175

    CPC分类号: H03K19/0185 H04L25/0266

    摘要: A design structure for a signal-handing apparatus or communication apparatus is provided which includes a common signal node operable to conduct a first signal, a first circuit coupled to the common signal node to utilize the first signal and a signal-handling element coupled to the common signal node. A signal-handling apparatus may include an isolating circuit coupled to a first conductor, a second conductor to conduct an output of the isolating circuit, and a signal-handling circuit coupled to the second conductor. A signal-handling circuit can perform a signal-handling function in response to the output of the isolating circuit. The signal-handling circuit and the first circuit may be isolated from the second conductor and the signal-handling circuit such that a communication signal may be conducted with less capacitance and be subject to less return loss.

    摘要翻译: 提供了一种用于信号处理装置或通信装置的设计结构,其包括可操作以传导第一信号的公共信号节点,耦合到公共信号节点以利用第一信号的第一电路和耦合到第一信号的信号处理元件 公共信号节点。 信号处理装置可以包括耦合到第一导体的隔离电路,用于导通隔离电路的输出的第二导体以及耦合到第二导体的信号处理电路。 信号处理电路可以响应于隔离电路的输出而执行信号处理功能。 信号处理电路和第一电路可以与第二导体和信号处理电路隔离,使得通信信号可以以较小的电容进行并且具有较小的回波损耗。

    Single bitline direct sensing architecture for high speed memory device
    5.
    发明授权
    Single bitline direct sensing architecture for high speed memory device 有权
    用于高速存储器件的单位线直接感测架构

    公开(公告)号:US06552944B2

    公开(公告)日:2003-04-22

    申请号:US09870755

    申请日:2001-05-31

    IPC分类号: G11C702

    摘要: A single bitline direct sensing architecture employs a 4 transistor sense amplifier circuit located in each memory array, wherein the transistors function to selectively transfer data bits from either a true bitline or a complement bitline of the bitline pair to a data line. The data line is preferably arranged over a plurality of memory arrays. The data line may or may not be shared for the read and write operations. One current source is additionally used to precharge the datalines in a read mode, performing the function of a digital sensing scheme by detecting a resistance ratio between the current source and the transistor driven by the bitline for the corresponding array. A simple inverter may be used for detecting a level of the data line determined by the resistance ratio. The bitline pair is sensed in a single ended fashion, eliminating the need for a cross-coupled pair of CMOS devices, and thus reducing the required layout area. By accessing the bitline pair individually, two sets of control signals for the pre-charge, EQ0, EQ1, are developed to allow for bitline shielding in the array.

    摘要翻译: 单个位线直接感测架构采用位于每个存储器阵列中的4晶体管读出放大器电路,其中晶体管用于选择性地将数据位从位线对的真位置或补码位线传送到数据线。 数据线优选地布置在多个存储器阵列上。 读取和写入操作可能共享或不共享数据行。 一个电流源另外用于在读取模式下对数据进行预充电,通过检测电流源和由相应阵列的位线驱动的晶体管之间的电阻比来执行数字感测方案的功能。 可以使用简单的逆变器来检测由电阻比确定的数据线的电平。 以单端方式检测位线对,消除了对交叉耦合的CMOS器件的需要,从而减少了所需的布局面积。 通过单独访问位线对,开发了用于预充电EQ0,EQ1的两组控制信号,以允许阵列中的位线屏蔽。

    Semiconductor memory system having a data clock system for reliable high-speed data transfers
    6.
    发明授权
    Semiconductor memory system having a data clock system for reliable high-speed data transfers 失效
    具有用于可靠的高速数据传输的数据时钟系统的半导体存储器系统

    公开(公告)号:US06614714B2

    公开(公告)日:2003-09-02

    申请号:US10055149

    申请日:2002-01-22

    IPC分类号: G11C818

    摘要: A data clock system for a semiconductor memory system is provided for performing reliable high-speed data transfers. The semiconductor memory system includes a plurality of data banks configured for storing data, the plurality of data banks in operative communication with a plurality of first data paths, each first data path in operative communication with a second data path. The data clock system includes a first clock path receiving a clock signal during a data transfer operation for transferring data between one data bank of the plurality of data banks and the second data path via one of the plurality of first data paths; and a second clock path receiving the clock signal from the first clock path and propagating the clock signal along therethrough, the second clock path including at least one clock driver. The transfer of data between the one of the plurality of first data paths and the second data path occurs upon receipt of the clock signal by the at least one clock driver. A method for propagating a clock signal in a semiconductor memory system is also provided for performing reliable high-speed data transfers. In the inventive system and method the clock signal is delayed during propagation along the first clock path and the second clock path by approximately the same amount of time regardless if the at least one clock driver is positioned proximate a far end of the second clock path or the at least one clock driver is positioned proximate a near end of the second clock path.

    摘要翻译: 提供了一种用于半导体存储器系统的数据时钟系统,用于执行可靠的高速数据传输。 半导体存储器系统包括被配置为存储数据的多个数据库,所述多个数据库与多个第一数据路径可操作地通信,每个第一数据路径与第二数据路径可操作地通信。 数据时钟系统包括在数据传输操作期间接收时钟信号的第一时钟路径,用于经由多个第一数据路径中的一个数据路径在多个数据库的一个数据组和第二数据路径之间传送数据; 以及第二时钟路径,从第一时钟路径接收时钟信号并且沿着其传播时钟信号,第二时钟路径包括至少一个时钟驱动器。 在所述至少一个时钟驱动器接收到所述时钟信号之后,发生所述多个第一数据路径中的一个数据路径和所述第二数据路径之间的数据传送。 还提供了用于在半导体存储器系统中传播时钟信号的方法,用于执行可靠的高速数据传输。 在本发明的系统和方法中,时钟信号在沿着第一时钟路径和第二时钟路径传播期间被延迟大约相同的时间量,而不管至少一个时钟驱动器位于第二时钟路径的远端附近, 至少一个时钟驱动器位于第二时钟路径的近端附近。

    DRAM direct sensing scheme
    7.
    发明授权
    DRAM direct sensing scheme 失效
    DRAM直接感测方案

    公开(公告)号:US06449202B1

    公开(公告)日:2002-09-10

    申请号:US09929593

    申请日:2001-08-14

    IPC分类号: G11C700

    CPC分类号: G11C7/062 G11C11/4091

    摘要: A direct sensing circuit and method for reading data from a memory cell connected to a bitline, with open bitline sensing without using a reference bitline signal, onto a data line in a data read operation. Prior to the data read operation, both the bitline and the data line are precharged to precharge voltages and a sense node is precharged to ground. A pFET device has its gate coupled to a signal developed on the bitline from the memory cell to detect and amplify the signal level thereof, and has its source coupled to a voltage source and its drain coupled to a sense node, such that the signal developed on the bitline determines the degree of turn-on of the pFET device. An nFET device has its gate coupled to the sense node to detect and amplify the signal level thereof, and has its drain coupled to the data line. When sensing a low data signal, the signal developed on the bitline causes subthreshold voltage leakage current through the pFET device to charge the gate of the nFET device which is floating to amplify the signal developed on the bitline to pull down the precharged data line. When sensing a high data signal, the pFET device and the nFET device remain inactivated, and the data line remains at its precharge high voltage. An nFET writeback device is coupled between the data line and the bitline which is switched on to begin a data writeback into the memory cell when the signal develops on the data line.

    摘要翻译: 一种直接感测电路和方法,用于在数据读取操作中在数据线上从连接到位线的存储器单元读取数据,并且将数据线开放位线检测而不使用参考位线信号。 在数据读取操作之前,位线和数据线都被预充电到预充电电压,并且感测节点被预充电到地。 pFET器件的栅极耦合到从存储器单元在位线上产生的信号,以检测和放大其信号电平,并且其源极耦合到耦合到感测节点的电压源及其漏极,使得信号发展 位线决定了pFET器件导通的程度。 nFET器件的栅极耦合到感测节点以检测和放大其信号电平,并且其漏极耦合到数据线。 当感测到低数据信号时,在位线上产生的信号导致通过pFET器件的阈值电压漏电流,以对nFET器件的栅极进行充电,该nFET器件的栅极被浮置以放大在位线上产生的信号,以将预充电的数据线拉下来。 当感测高数据信号时,pFET器件和nFET器件保持不激活,并且数据线保持在其预充电高电压。 当在数据线上产生信号时,nFET写回装置耦合在数据线和打开的位线之间,以开始对存储器单元的数据写回。

    Embedded DRAM system having wide data bandwidth and data transfer data protocol
    8.
    发明授权
    Embedded DRAM system having wide data bandwidth and data transfer data protocol 有权
    具有宽数据带宽和数据传输数据协议的嵌入式DRAM系统

    公开(公告)号:US06775736B2

    公开(公告)日:2004-08-10

    申请号:US10062812

    申请日:2002-01-31

    IPC分类号: G06F1200

    摘要: A self-timed data communication system for a wide data width semiconductor memory system having a plurality of data paths. The data communication system includes a plurality of data banks configured for storing data, wherein a corresponding data bank of the plurality of data banks is connected to a respective one data path of the plurality of data paths. The data communication system further includes circuitry for controlling the respective one data path in accordance with receipt of a monitor signal indicating that a data transfer operation has been initiated for transfer of data to or from the respective one data path. The circuitry for controlling includes circuitry for generating a control signal for controlling resetting of the respective one data path after data is transferred for preparation of a subsequent data transfer operation.

    摘要翻译: 一种具有多个数据路径的宽数据宽度半导体存储器系统的自定时数据通信系统。 数据通信系统包括被配置为存储数据的多个数据库,其中多个数据库中的相应数据库连接到多个数据路径中相应的一个数据路径。 数据通信系统还包括用于根据接收到指示数据传送操作已被启动以用于将数据传送到相应的一个数据路径或从相应的一个数据路径传送数据的监视信号来控制相应的一个数据路径的电路。 用于控制的电路包括用于产生控制信号的电路,该控制信号用于在传送数据以准备随后的数据传送操作之后控制相应的一个数据路径的复位。

    Post-equalization amplitude latch-based channel characteristic measurement
    9.
    发明授权
    Post-equalization amplitude latch-based channel characteristic measurement 有权
    均衡后幅度锁存器通道特性测量

    公开(公告)号:US08401135B2

    公开(公告)日:2013-03-19

    申请号:US12698629

    申请日:2010-02-02

    IPC分类号: H04B1/10

    CPC分类号: H04L27/01

    摘要: A serial data receiver includes an amplitude path including a first signal conditioner that adds a first offset or subtracts a second offset based on a selection input, a preamp configured to receive a signal from a transmitter and provide an input signal to the amplitude path, an amplitude latch coupled to the amplitude path, a data latch having a data output and a decision feedback equalization (DFE) logic block coupled to the first conditioning element and the data output and configured to generate the selection output based on the data output of the data latch.

    摘要翻译: 串行数据接收器包括幅度路径,该幅度路径包括基于选择输入添加第一偏移或减去第二偏移的第一信号调节器,被配置为从发送器接收信号并且向幅度路径提供输入信号的前置放大器, 耦合到振幅路径的振幅锁存器,具有数据输出的数据锁存器和耦合到第一调理元件和数据输出的判定反馈均衡(DFE)逻辑块,并且被配置为基于数据的数据输出生成选择输出 锁定。

    Writeback and refresh circuitry for direct sensed DRAM macro
    10.
    发明授权
    Writeback and refresh circuitry for direct sensed DRAM macro 有权
    用于直接感测DRAM宏的回写和刷新电路

    公开(公告)号:US06711078B2

    公开(公告)日:2004-03-23

    申请号:US10064306

    申请日:2002-07-01

    IPC分类号: B11C700

    摘要: A writeback and refresh circuit for a direct sense architecture memory wherein a plurality of primary sense amps are connected to a global data line and also to bitlines, each of which is coupled to an array of memory storage cells which are selected for write and read operations by a plurality of wordlines. A single secondary sense amp receives analog level data from the primary sense amps over the global data line, and includes a restore/writeback circuit which digitizes the data and then returns the digitized data over the global data line to the primary sense amp and back into the memory. A 2-cycle read/writeback operation is used for each memory read cycle, a first cycle read operation, and a second cycle writeback operation. The 2-cycle destructive read architecture eliminates the need for a cache and complex caching algorithms.

    摘要翻译: 用于直接感测架构存储器的回写和刷新电路,其中多个主感测放大器连接到全局数据线,并且还连接到位线,每个位线被耦合到被选择用于写入和读取操作的存储器存储单元的阵列 通过多个字线。 单个次级感测放大器从全局数据线上的主感测放大器接收模拟电平数据,并且包括恢复/回写电路,其对数据进行数字化,然后将数字化数据通过全局数据线返回到主感测放大器并且返回 记忆。 每个存储器读取周期,第一周期读取操作和第二个周期回写操作都使用2周期读/写操作。 2周期的破坏性读取架构不需要缓存和复杂的缓存算法。