ARCHITECTURE AND METHOD FOR HYBRID CIRCUIT-SWITCHED AND PACKET-SWITCHED ROUTER
    2.
    发明申请
    ARCHITECTURE AND METHOD FOR HYBRID CIRCUIT-SWITCHED AND PACKET-SWITCHED ROUTER 有权
    用于混合电路切换和分组交换路由器的架构和方法

    公开(公告)号:US20150071282A1

    公开(公告)日:2015-03-12

    申请号:US14129544

    申请日:2013-09-06

    IPC分类号: H04L12/64

    摘要: Techniques and mechanisms for performing circuit-switched routing and packet-switched routing for network communication. In an embodiment, a router evaluates control information of a packet received by the router, the evaluation to detect whether the packet includes data for a sideband communication. Based on the evaluation, the router performs a selection from among a plurality of modes of the router, the plurality of modes including a first mode to route the packet for packet-switched communication of sideband data in a network. The plurality of modes also includes a second mode to configure a circuit-switched channel according to the packet. In another embodiment, the router determines a direction for routing a packet in a hierarchical network, wherein the determining of the direction is based on a level of the router in a hierarchy of the hierarchical network.

    摘要翻译: 用于执行电路交换路由和分组交换路由以用于网络通信的技术和机制。 在一个实施例中,路由器评估由路由器接收的分组的控制信息,评估以检测分组是否包括用于边带通信的数据。 基于该评估,路由器从路由器的多个模式中进行选择,该多个模式包括在网络中路由用于边带数据的分组交换通信的分组的第一模式。 多个模式还包括根据分组配置电路交换信道的第二模式。 在另一个实施例中,路由器确定用于在分层网络中路由分组的方向,其中所述方向的确定基于所述分级网络的层级中的路由器的级别。

    Motion Estimation for Video Processing
    3.
    发明申请
    Motion Estimation for Video Processing 审中-公开
    视频处理的运动估计

    公开(公告)号:US20140105303A1

    公开(公告)日:2014-04-17

    申请号:US13649560

    申请日:2012-10-11

    IPC分类号: H04N7/32

    CPC分类号: H04N19/43 H04N19/567

    摘要: In accordance with some embodiments, the complexity of motion estimation algorithms that use Haar, SAD and Hadamard transforms may be reduced. In some embodiments, the number of summations may be reduced compared to existing techniques and some of the existing summations may be replaced with compare operations. In some embodiments, additions are replaced with compares in order to balance delay and area or energy or power considerations.

    摘要翻译: 根据一些实施例,可以减少使用Haar,SAD和Hadamard变换的运动估计算法的复杂度。 在一些实施例中,与现有技术相比可以减少求和的数量,并且可以用比较操作来替换一些现有的求和。 在一些实施例中,为了平衡延迟和面积或能量或功率考虑,用比较代替添加。

    Method and apparatus for treating a signal
    5.
    发明申请
    Method and apparatus for treating a signal 有权
    用于治疗信号的方法和装置

    公开(公告)号:US20090003428A1

    公开(公告)日:2009-01-01

    申请号:US11824410

    申请日:2007-06-29

    IPC分类号: H03K7/08

    摘要: A method includes: delaying an excursion of at least one signal a first number of clock phases when the excursion departs from a value in a first direction; and delaying the excursion of the at least one signal a second number of the clock phases when the excursion departs toward the value in a second direction. The first number of clock phases is different from the second number of clock phases. The at least one signal effects a plurality of succeeding excursions in substantial synchrony with a clocked signal presenting succeeding clock cycles having a plurality of the clock phases in each respective clock cycle.

    摘要翻译: 一种方法包括:当偏移偏离第一方向的值时,延迟至少一个信号的偏移的第一数量的时钟相位; 以及当所述偏移在所述第二方向上偏离所述值时,将所述至少一个信号的偏移延迟到所述第二数量的时钟相位。 时钟相位的第一个数量与第二个时钟相位数不同。 所述至少一个信号与在每个相应时钟周期中具有多个时钟相位的呈现后续时钟周期的时钟信号基本同步地影响多个后续偏移。

    Method and apparatus for treating a signal
    6.
    发明授权
    Method and apparatus for treating a signal 有权
    用于治疗信号的方法和装置

    公开(公告)号:US07913101B2

    公开(公告)日:2011-03-22

    申请号:US11824410

    申请日:2007-06-29

    IPC分类号: G06F1/12

    摘要: A method includes: delaying an excursion of at least one signal a first number of clock phases when the excursion departs from a value in a first direction; and delaying the excursion of the at least one signal a second number of the clock phases when the excursion departs toward the value in a second direction. The first number of clock phases is different from the second number of clock phases. The at least one signal effects a plurality of succeeding excursions in substantial synchrony with a clocked signal presenting succeeding clock cycles having a plurality of the clock phases in each respective clock cycle.

    摘要翻译: 一种方法包括:当偏移偏离第一方向的值时,延迟至少一个信号的偏移的第一数量的时钟相位; 以及当所述偏移在所述第二方向上偏离所述值时,将所述至少一个信号的偏移延迟到所述第二数量的时钟相位。 时钟相位的第一个数量与第二个时钟相位数不同。 所述至少一个信号与在每个相应时钟周期中具有多个时钟相位的呈现后续时钟周期的时钟信号基本同步地影响多个后续偏移。

    Apparatus effecting interface between differing signal levels
    7.
    发明申请
    Apparatus effecting interface between differing signal levels 审中-公开
    影响不同信号电平之间接口的设备

    公开(公告)号:US20090085637A1

    公开(公告)日:2009-04-02

    申请号:US11906166

    申请日:2007-09-28

    IPC分类号: H03L5/00

    CPC分类号: H03K19/0175 H03K3/356139

    摘要: An apparatus includes: a signal receiving unit receiving an input signal and presenting a first signal varying within a first signal range; a signal treating unit coupled with the signal receiving unit, receiving the first signal and presenting a second signal varying within a second signal range; and an output unit coupled with the signal treating unit. The signal treating unit and the output unit receive a control signal. The signal treating unit responds to the control signal to provide the second signal to the output unit when the control signal has a first value and to not provide the second signal to the output unit when the control signal has a second value. The output unit permits presentation of an output signal when the control signal has the first value and establishes the output signal at a predetermined value when the control signal has the second value.

    摘要翻译: 一种装置包括:信号接收单元,接收输入信号并呈现在第一信号范围内变化的第一信号; 与所述信号接收单元耦合的信号处理单元,接收所述第一信号并呈现在第二信号范围内变化的第二信号; 以及与信号处理单元耦合的输出单元。 信号处理单元和输出单元接收控制信号。 当控制信号具有第一值时,信号处理单元响应控制信号以向输出单元提供第二信号,并且当控制信号具有第二值时,信号处理单元不向输出单元提供第二信号。 当控制信号具有第一值时,输出单元允许呈现输出信号,并且当控制信号具有第二值时,输出单元确定输出信号为预定值。

    Reconfigurable SIMD vector processing system
    8.
    发明授权
    Reconfigurable SIMD vector processing system 有权
    可重构SIMD矢量处理系统

    公开(公告)号:US07519646B2

    公开(公告)日:2009-04-14

    申请号:US11586810

    申请日:2006-10-26

    IPC分类号: G06F7/52

    CPC分类号: G06F7/5324 G06F2207/3828

    摘要: A system may include M N-bit×N-bit multipliers to output M 2N-bit products in a redundant format, a compressor to receive the M 2N-bit products and to generate an MN-bit product in a redundant format based on the M 2N-bit products, and an adder block to receive the M 2N-bit products and the MN-bit product, to select one from the M 2N-bit products or the MN-bit product, and to resolve the selected one of the M 2N-bit products or the MN-bit product to a non-redundant format.

    摘要翻译: 系统可以包括用于以冗余格式输出M 2N位产品的M N位×N位乘法器,用于接收M 2N位乘积并基于M 2N产生冗余格式的MN位乘积的压缩器 以及用于接收M 2N位乘积和MN位乘积的加法器块,从M 2N位乘积或MN位乘积中选择一个,并将所选择的一个M 2N 位产品或MN位产品为非冗余格式。

    Instruction and Logic for a Simon Block Cipher
    9.
    发明申请
    Instruction and Logic for a Simon Block Cipher 有权
    西门子密码的指令和逻辑

    公开(公告)号:US20150280909A1

    公开(公告)日:2015-10-01

    申请号:US14227718

    申请日:2014-03-27

    IPC分类号: H04L9/08 H04L9/14

    摘要: A processor includes an input-circuit and a Simon block cipher. The Simon block cipher includes a data transformation circuit, a constant generator, and a key expansion circuit. The data transformation circuit includes logic to shift content of data storage registers. The key expansion circuit includes logic to determine a round key based upon an input symmetric key and data input, a previous round key, and a value from the constant generator. The constant generator includes logic to output a successive one of a list of constants each clock cycle, and to store the outputted constants in storage units. The number of storage units is less than the size of the list of constants.

    摘要翻译: 处理器包括输入电路和西门子分组密码。 Simon分组密码包括数据变换电路,恒定发生器和密钥扩展电路。 数据变换电路包括移位数据存储寄存器的内容的逻辑。 密钥扩展电路包括基于输入对称密钥和数据输入,先前的循环密钥和来自常量发生器的值来确定循环密钥的逻辑。 常数发生器包括用于输出每个时钟周期的常数列表中的连续的一个的逻辑,并将输出的常数存储在存储单元中。 存储单元的数量小于常量列表的大小。

    Encoder and decoder circuits for dynamic bus
    10.
    发明授权
    Encoder and decoder circuits for dynamic bus 有权
    用于动态总线的编码器和解码器电路

    公开(公告)号:US07154300B2

    公开(公告)日:2006-12-26

    申请号:US10744084

    申请日:2003-12-24

    CPC分类号: H04L25/0278 H04L25/028

    摘要: A dynamic bus architecture is provided. This may include an encoding circuit coupled to a bus line and a decoder circuit coupled to the bus line. The encoder circuit may receive an input signal and generate an encoded signal on the bus line. The decoder circuit may receive the encoded signal from the bus line and generate the original unencoded signal. The encoder circuit may include a first flip-flop circuit to store a previous input signal from the bus line based on a clocking signal from the bus line. Additionally, the decoder circuit may include a second flip-flop circuit having a clock input to receive the encoded signal from the bus line as a clocking input.

    摘要翻译: 提供动态总线架构。 这可以包括耦合到总线线路的编码电路和耦合到总线线路的解码器电路。 编码器电路可以接收输入信号并在总线上生成编码信号。 解码器电路可以从总线接收编码信号并产生原始未编码信号。 编码器电路可以包括第一触发器电路,其基于来自总线的时钟信号来存储来自总线的先前输入信号。 此外,解码器电路可以包括具有时钟输入的第二触发器电路,以从总线接收编码信号作为时钟输入。