Semiconductor device and method for producing the same
    2.
    发明授权
    Semiconductor device and method for producing the same 失效
    半导体装置及其制造方法

    公开(公告)号:US06682966B2

    公开(公告)日:2004-01-27

    申请号:US10171540

    申请日:2002-06-17

    IPC分类号: A01L2100

    摘要: A semiconductor device according to the present invention includes a semiconductor substrate; device isolation regions provided in the semiconductor substrate; a first conductivity type semiconductor layer provided between the device isolation regions; a gate insulating layer provided on an active region of the first conductivity type semiconductor layer; a gate electrode provided on the gate insulating layer; gate electrode side wall insulating layers provided on side walls of the gate electrode; and second conductivity type semiconductor layers provided adjacent to the gate electrode side wall insulating layers so as to cover a portion of the corresponding device isolation region, the second conductivity type semiconductor layers acting as a source region and/or a drain region. The gate electrode and the first conductivity type semiconductor layer are electrically connected to each other. The second conductivity type semiconductor layers are provided above the first conductivity type semiconductor layer and have a thickness which gradually increases from the device isolation region toward the gate electrode.

    摘要翻译: 根据本发明的半导体器件包括半导体衬底; 设置在半导体衬底中的器件隔离区; 设置在所述器件隔离区之间的第一导电型半导体层; 设置在所述第一导电型半导体层的有源区上的栅极绝缘层; 设置在所述栅极绝缘层上的栅电极; 设置在栅电极的侧壁上的栅电极侧壁绝缘层; 以及与栅电极侧壁绝缘层相邻设置以覆盖对应的器件隔离区的一部分的第二导电类型半导体层,作为源区和/或漏区的第二导电类型半导体层。 栅电极和第一导电类型半导体层彼此电连接。 第二导电类型半导体层设置在第一导电类型半导体层之上,并且具有从器件隔离区朝向栅极电极逐渐增加的厚度。

    Semiconductor device and method of manufacture thereof
    5.
    发明授权
    Semiconductor device and method of manufacture thereof 失效
    半导体装置及其制造方法

    公开(公告)号:US06426532B1

    公开(公告)日:2002-07-30

    申请号:US09720714

    申请日:2001-04-19

    IPC分类号: H01L31119

    摘要: A semiconductor device according to the present invention includes a semiconductor substrate; device isolation regions provided in the semiconductor substrate; a first conductivity type semiconductor layer provided between the device isolation regions; a gate insulating layer provided on an active region of the first conductivity type semiconductor layer; a gate electrode provided on the gate insulating layer; gate electrode side wall insulating layers provided on side walls of the gate electrode; and second conductivity type semiconductor layers provided adjacent to the gate electrode side wall insulating layers so as to cover a portion of the corresponding device isolation region, the second conductivity type semiconductor layers acting as a source region and/or a drain region. The gate electrode and the first conductivity type semiconductor layer are electrically connected to each other. The second conductivity type semiconductor layers are provided above the first conductivity type semiconductor layer and have a thickness which gradually increases from the device isolation region toward the gate electrode.

    摘要翻译: 根据本发明的半导体器件包括半导体衬底; 设置在半导体衬底中的器件隔离区; 设置在所述器件隔离区之间的第一导电型半导体层; 设置在所述第一导电型半导体层的有源区上的栅极绝缘层; 设置在所述栅极绝缘层上的栅电极; 设置在栅电极的侧壁上的栅电极侧壁绝缘层; 以及与栅电极侧壁绝缘层相邻设置以覆盖对应的器件隔离区的一部分的第二导电类型半导体层,作为源区和/或漏区的第二导电类型半导体层。 栅电极和第一导电类型半导体层彼此电连接。 第二导电类型半导体层设置在第一导电类型半导体层之上,并且具有从器件隔离区朝向栅极电极逐渐增加的厚度。

    Semiconductor device, method of manufacture thereof, and information processing device
    6.
    发明授权
    Semiconductor device, method of manufacture thereof, and information processing device 失效
    半导体装置及其制造方法以及信息处理装置

    公开(公告)号:US06825528B2

    公开(公告)日:2004-11-30

    申请号:US10149255

    申请日:2002-08-12

    IPC分类号: H01L2976

    摘要: A semiconductor device 1910 comprises a semiconductor substrate 100 including an isolation region 101 and an active region 102, a gate electrode 104 provided on the active region 102 via a gate insulating film 103, part of a side of the gate electrode 104 being covered with a gate electrode side wall insulating film 105, and a source region 106 and a drain region 106 provided on opposite sides of the gate electrode 104 via the gate electrode side wall insulating film 105. At least one of the source region 106 and the drain region 106 has a second surface for contacting a contact conductor. The second surface is tilted with respect to a first surface A-A′. An angle between the second surface and a surface of the isolation region is 80 degrees or less.

    摘要翻译: 半导体器件1910包括包括隔离区域101和有源区域102的半导体衬底100,经由栅极绝缘膜103设置在有源区域102上的栅电极104,栅电极104的一侧的一部分被覆盖有 栅电极侧壁绝缘膜105,以及经由栅电极侧壁绝缘膜105设置在栅极电极104的相对侧上的源极区域106和漏极区域106.源极区域106和漏极区域106中的至少一个 具有用于接触接触导体的第二表面。 第二表面相对于第一表面A-A'倾斜。 第二表面与隔离区域的表面之间的角度为80度以下。

    Semiconductor device and process and apparatus of fabricating the same
    8.
    发明授权
    Semiconductor device and process and apparatus of fabricating the same 有权
    具有改进的互导性的半导体器件及其制造方法和装置

    公开(公告)号:US06297114B1

    公开(公告)日:2001-10-02

    申请号:US09205754

    申请日:1998-12-04

    IPC分类号: H01L21336

    摘要: A semiconductor device having a gate electrode on a Si-substrate through a gate oxide film; a first impurity diffusion region having a conductivity type reversed to a well which will form a part of source and drain regions in the two opposing sides of the gate electrode through gate electrode sidewall dielectric films; a second impurity diffusion region having the same conductivity type as the first impurity diffusion region beneath the gate electrode sidewall dielectric film, touching a channel region directly below the gate electrode and being shallower than the first impurity diffusion region; a titanium silicide film on the gate electrode and the surface of the Si-substrate of the first impurity diffusion region in the two opposing sides of the gate electrode sidewall dielectric film; and a third impurity diffusion region, formed in the first impurity diffusion region, having a higher concentration than the first impurity diffusion region and the same conductivity type as the first and second impurity diffusion region. The above semiconductor device is able to suppress the short-channel effects, and reduce the source-drain parasitic resistance and the source-drain junction leakage current while maintaining a small source-drain capacity.

    摘要翻译: 一种通过栅极氧化膜在Si衬底上具有栅电极的半导体器件; 具有与阱相反的导电类型的第一杂质扩散区,其将通过栅电极侧壁电介质膜在栅电极的两个相对侧中形成源区和漏区的一部分; 第二杂质扩散区,与栅电极侧壁电介质膜下方的第一杂质扩散区具有相同的导电类型,与栅电极正下方的沟道区相比,比第一杂质扩散区浅; 所述栅极电极上的钛硅化物膜和所述栅电极侧壁电介质膜的两个相对侧中的所述第一杂质扩散区域的所述Si衬底的表面; 和形成在第一杂质扩散区中的第三杂质扩散区,其具有比第一杂质扩散区高的浓度和与第一和第二杂质扩散区相同的导电类型。 上述半导体器件能够抑制短沟道效应,并且在保持较小的源极 - 漏极容量的同时降低源极 - 漏极寄生电阻和源极 - 漏极结漏电流。