METHOD CONTROLLING DEEP POWER DOWN MODE IN MULTI-PORT SEMICONDUCTOR MEMORY
    1.
    发明申请
    METHOD CONTROLLING DEEP POWER DOWN MODE IN MULTI-PORT SEMICONDUCTOR MEMORY 有权
    在多端口半导体存储器中控制深度掉电模式的方法

    公开(公告)号:US20100309742A1

    公开(公告)日:2010-12-09

    申请号:US12768060

    申请日:2010-04-27

    CPC classification number: G11C5/148 G11C5/144 G11C5/147 G11C8/16

    Abstract: Disclosed is a method of controlling a deep power down mode in a multi-port semiconductor memory having a plurality of ports connected to a plurality of processors. Control of the deep power down mode in the multi-port semiconductor memory is performed such that activation/deactivation of the deep power down mode are determined in accordance with signals applied through various ports in the plurality of ports.

    Abstract translation: 公开了一种在多端口半导体存储器中控制深度掉电模式的方法,该多端口半导体存储器具有连接到多个处理器的多个端口。 执行多端口半导体存储器中的深度掉电模式的控制,使得根据通过多个端口中的各个端口施加的信号来确定深度掉电模式的激活/去激活。

    SYSTEM AND DEVICE WITH ERROR DETECTION/CORRECTION PROCESS AND METHOD OUTPUTTING DATA
    2.
    发明申请
    SYSTEM AND DEVICE WITH ERROR DETECTION/CORRECTION PROCESS AND METHOD OUTPUTTING DATA 有权
    具有错误检测/校正过程和方法输出数据的系统和设备

    公开(公告)号:US20080256414A1

    公开(公告)日:2008-10-16

    申请号:US12044183

    申请日:2008-03-07

    Abstract: A system, device and related method are used to communicate data via a plurality of data lanes including a selected data lane. In a first mode of operation, payload data and related supplemental data are communicated via the plurality of data lanes including the selected data lane. In a second mode of operation, only payload data is communicated via the plurality of data lanes, except the selected data lane.

    Abstract translation: 系统,设备和相关方法用于经由包括所选择的数据通道的多个数据通道来传送数据。 在第一操作模式中,经由包括所选择的数据通道的多个数据通道来传送有效载荷数据和相关的补充数据。 在第二种操作模式中,只有有效载荷数据经由多个数据通道被传送,除了所选择的数据通道。

    DATA TRANSMITTING AND RECEIVING SYSTEM
    3.
    发明申请
    DATA TRANSMITTING AND RECEIVING SYSTEM 有权
    数据发送和接收系统

    公开(公告)号:US20110314349A1

    公开(公告)日:2011-12-22

    申请号:US13221418

    申请日:2011-08-30

    Applicant: Jung-Bae LEE

    Inventor: Jung-Bae LEE

    Abstract: A system having a transmission unit transmitting an output data signal formed from output data and related error detection code and a corresponding receiving unit. The output data signal is pre-emphasized by a pre-emphasis driver in the transmission unit. The receiving unit includes an equalizer equalizing the received output data signal and an error detector analyzing the error detection code to determine whether a bit error is present in the received data. Upon successive data transmission failures either an equalization coefficient in the equalizer or a pre-emphasis coefficient in the pre-emphasis driver are changed.

    Abstract translation: 一种具有发送单元的系统,该发送单元发送由输出数据和相关错误检测码形成的输出数据信号和相应的接收单元。 输出数据信号由传输单元中的预加重驱动器预先强调。 接收单元包括均衡接收的输出数据信号的均衡器和分析错误检测码的误差检测器,以确定接收数据中是否存在位错误。 在连续数据传输故障时,均衡器中的均衡系数或预加重驱动器中的预加重系数被改变。

    MEMORY SYSTEM, MEMORY DEVICE AND COMMAND PROTOCOL
    5.
    发明申请
    MEMORY SYSTEM, MEMORY DEVICE AND COMMAND PROTOCOL 有权
    记忆系统,记忆设备和命令协议

    公开(公告)号:US20080184002A1

    公开(公告)日:2008-07-31

    申请号:US11779349

    申请日:2007-07-18

    Applicant: Jung-Bae LEE

    Inventor: Jung-Bae LEE

    CPC classification number: G06F11/1008 G06F11/1076

    Abstract: A memory system, memory, and memory system command protocol are disclosed. Within the memory system, a memory controller communicates a command to the memory, the command being selected from a set of commands including a write command and a plurality of non-write commands. A Hamming distance value calculated between a digital value indicating the write command and a digital value indicating any one of the plurality of non-write commands is greater than 1.

    Abstract translation: 公开了一种存储器系统,存储器和存储器系统命令协议。 在存储器系统内,存储器控制器向存储器传送命令,该命令从包括写入命令和多个非写入命令的一组命令中选择。 在指示写入命令的数字值和指示多个非写入命令中的任何一个的数字值之间计算的汉明距离值大于1。

    MEMORY SYSTEM, MEMORY DEVICE AND COMMAND PROTOCOL

    公开(公告)号:US20080181030A1

    公开(公告)日:2008-07-31

    申请号:US11862412

    申请日:2007-09-27

    Applicant: Jung-Bae LEE

    Inventor: Jung-Bae LEE

    CPC classification number: G06F11/1008 G06F11/1076

    Abstract: A memory system, memory, and memory system command protocol are disclosed. Within the memory system, a memory controller communicates a command to the memory, the command being selected from a set of commands including a write command and a plurality of non-write commands. A Hamming distance value calculated between a digital value indicating the write command and a digital value indicating any one of the plurality of non-write commands is greater than 1.

    APPARATUS AND METHOD FOR CONNECTING NETWORK IN PORTABLE TERMINAL
    7.
    发明申请
    APPARATUS AND METHOD FOR CONNECTING NETWORK IN PORTABLE TERMINAL 有权
    在便携式终端中连接网络的装置和方法

    公开(公告)号:US20080102830A1

    公开(公告)日:2008-05-01

    申请号:US11873854

    申请日:2007-10-17

    Applicant: Jung-Bae LEE

    Inventor: Jung-Bae LEE

    CPC classification number: H04W48/16 H04W8/183

    Abstract: A method and an apparatus for connecting a network in a portable terminal. The method for connecting a network in a portable terminal includes searching a network from which a signal is received, receiving network identifying information from the searched network, retrieving connection information corresponding to the network identifying information, from network connection information stored in the portable terminal in advance, and setting the retrieved network connection information as the network connection information of the portable terminal.

    Abstract translation: 一种用于连接便携式终端中的网络的方法和装置。 用于连接便携式终端中的网络的方法包括从存储在便携式终端中的网络连接信息中搜索从哪个接收到信号的网络,从所搜索的网络接收网络识别信息,检索与网络识别信息相对应的连接信息 提前,并将所检索的网络连接信息设置为便携式终端的网络连接信息。

    MEMORY SYSTEM AND COMMAND HANDLING METHOD
    8.
    发明申请
    MEMORY SYSTEM AND COMMAND HANDLING METHOD 有权
    存储系统和命令处理方法

    公开(公告)号:US20120005555A1

    公开(公告)日:2012-01-05

    申请号:US13228763

    申请日:2011-09-09

    Applicant: Jung-Bae LEE

    Inventor: Jung-Bae LEE

    CPC classification number: G06F11/1008

    Abstract: A memory system including a memory controller and a memory and a related method are disclosed. The method includes communicating a command and error detection/correction (EDC) data associated with the command from the memory controller to the memory, decoding the command and executing an EDC operation related to the EDC data in parallel, and if the command is a write command, delaying execution of a write operation indicated by the write command until completion of the EDC operation, else immediately executing an operation indicated by the command without regard to completion of the EDC operation.

    Abstract translation: 公开了一种包括存储器控制器和存储器以及相关方法的存储器系统。 该方法包括将与命令相关联的命令和错误检测/校正(EDC)数据从存储器控制器传送到存储器,解码该命令并并行执行与EDC数据相关的EDC操作,并且如果命令是写入 命令,延迟执行由写入命令指示的写入操作,直到完成EDC操作,否则立即执行由命令指示的操作,而不考虑完成EDC操作。

    MEMORY DEVICE AND MEMORY SYSTEM COMPRISING SAME
    9.
    发明申请
    MEMORY DEVICE AND MEMORY SYSTEM COMPRISING SAME 有权
    存储器件和包含其的存储器系统

    公开(公告)号:US20110072205A1

    公开(公告)日:2011-03-24

    申请号:US12885728

    申请日:2010-09-20

    CPC classification number: G11C29/08 G11C11/401

    Abstract: A memory device comprises a memory cell array comprising a plurality of memory blocks each comprising a plurality of memory cells and a control setting circuit. The control setting circuit divides the memory blocks into at least first and second groups based on whether each of the memory blocks comprises at least one substandard memory cell, and sets individually control parameters of the first and second groups. The substandard memory cells are identified based on test results of the memory cells with respect to at least one of the control parameters. Each memory block in the first group comprises at least one substandard memory cell, and each memory block in the second group comprises no substandard memory cell.

    Abstract translation: 存储器装置包括存储单元阵列,其包括多个存储块,每个存储块包括多个存储单元和控制设置电路。 控制设置电路基于每个存储器块是否包括至少一个不合标准的存储器单元,将存储器块分成至少第一组和第二组,并且分别设置第一组和第二组的控制参数。 基于存储器单元相对于至少一个控制参数的测试结果来识别不合格存储器单元。 第一组中的每个存储器块包括至少一个不合标准存储器单元,并且第二组中的每个存储器块都不包括不合格存储器单元。

    MEMORY CELL ARRAY AND SEMICONDUCTOR MEMORY DEVICE INCLUDING THE SAME
    10.
    发明申请
    MEMORY CELL ARRAY AND SEMICONDUCTOR MEMORY DEVICE INCLUDING THE SAME 失效
    存储单元阵列和包括其的半导体存储器件

    公开(公告)号:US20090147559A1

    公开(公告)日:2009-06-11

    申请号:US12326940

    申请日:2008-12-03

    CPC classification number: G11C11/4091 G11C7/065 G11C7/12 G11C11/4094

    Abstract: A memory cell array with open bit line structure includes a first sub memory cell array, a second sub memory cell array, a sense-amplifier/precharge circuit, first capacitors and second capacitors. The first sub memory cell array is activated in response to a first word line enable signal, and the second sub memory cell array is activated in response to a second word line enable signal. The sense-amplifier/precharge circuit is connected to the first sub memory cell array through first bit lines and to the second sub memory cell array through second bit lines, and the sense-amplifier/precharge circuit precharges the first bit lines and the second bit lines and amplifies data provided from the first sub memory cell array and the second sub memory cell array.

    Abstract translation: 具有开放位线结构的存储单元阵列包括第一子存储单元阵列,第二子存储单元阵列,读出放大器/预充电电路,第一电容器和第二电容器。 第一子存储单元阵列响应于第一字线使能信号被激活,并且第二子存储单元阵列响应于第二字线使能信号被激活。 感测放大器/预充电电路通过第一位线连接到第一子存储单元阵列,并通过第二位线连接到第二子存储单元阵列,并且读出放大器/预充电电路对第一位线和第二位进行预充电 并且放大从第一子存储单元阵列和第二子存储单元阵列提供的数据。

Patent Agency Ranking