-
公开(公告)号:US11776632B2
公开(公告)日:2023-10-03
申请号:US17447594
申请日:2021-09-14
Applicant: Kioxia Corporation
Inventor: Reika Tanaka , Masumi Saitoh
CPC classification number: G11C16/14 , G11C5/06 , G11C16/102 , G11C16/26 , G11C16/30
Abstract: A semiconductor memory device includes a semiconductor layer, a gate electrode, a gate insulating film disposed therebetween, first and second wirings connected to the semiconductor layer, and a third wiring connected to the gate electrode and is configured to execute a write operation, an erase operation, and a read operation. In the write operation, a write voltage of a first polarity is supplied between the third wiring and at least one of the first wiring or the second wiring. In the erase operation, an erase voltage of a second polarity is supplied between the third wiring and at least one of the first wiring or the second wiring. In the read operation, the write voltage or a voltage having a larger amplitude than that of the write voltage is supplied between the third wiring and at least one of the first wiring or the second wiring.
-
公开(公告)号:US11715534B2
公开(公告)日:2023-08-01
申请号:US17459441
申请日:2021-08-27
Applicant: KIOXIA CORPORATION
Inventor: Rieko Funatsuki , Takashi Maeda , Reiko Sumi , Reika Tanaka , Masumi Saitoh
CPC classification number: G11C16/3445 , G11C16/0433 , G11C16/08 , G11C16/14 , G11C16/24 , G11C16/26 , G11C16/3404
Abstract: A semiconductor storage device includes a memory cell array including a plurality of memory strings, each connected between one of a plurality of bit lines and a source line and includes a first select transistor, a second select transistor, and memory cell transistors that are connected in series between the first select transistor and the second select transistor, and a plurality of word lines respectively connected to gates of the memory cell transistors in each memory string. A threshold voltage of the memory cell transistor is increased when a voltage that is applied to the word line connected to the gate thereof is lower than a voltage of a channel thereof. In the erase operation, data stored in the memory cell transistors connected to a selected one of the word lines are erased while data stored in the memory cell transistors not connected to the selected word line are not erased.
-
公开(公告)号:US11282559B1
公开(公告)日:2022-03-22
申请号:US17201114
申请日:2021-03-15
Applicant: Kioxia Corporation
Inventor: Reika Tanaka , Masumi Saitoh , Takashi Maeda , Rieko Funatsuki , Hidehiro Shiga
IPC: G11C11/22 , H01L27/11597
Abstract: According to one embodiment, a memory device includes: a third layer between first and a second layers above a substrate; a pillar being adjacent to the first to third layers and including a ferroelectric layer; a memory cell between the third layer and the pillar; and a circuit which executes a first operation for a programming, a second operation for an erasing using a first voltage, and a third operation of applying a second voltage between the third layer and the pillar. The first voltage has a first potential difference, the second voltage has a second potential difference smaller than the first potential difference. A potential of the third conductive layer is lower than a potential of the pillar in each of the first and second voltages. The third operation is executed between the first operation and the second operation.
-
公开(公告)号:US11355511B2
公开(公告)日:2022-06-07
申请号:US17000545
申请日:2020-08-24
Applicant: Kioxia Corporation
Inventor: Tsunehiro Ino , Akira Takashima , Reika Tanaka
IPC: H01L27/11578 , H01L29/66 , H01L27/1157 , H01L27/11565
Abstract: A semiconductor memory device of an embodiment includes: a semiconductor layer; a gate electrode layer; a first insulating layer provided between the semiconductor layer and the gate electrode layer; a second insulating layer provided between the first insulating layer and the gate electrode layer; and an intermediate layer provided between the first insulating layer and the second insulating layer, the intermediate layer containing a first crystal of a space group Pbca (space group number 61), a space group P42/nmc (space group number 137), or a space group R-3m (space group number 166), and the intermediate layer containing hafnium (Hf), oxygen (O), and nitrogen (N).
-
公开(公告)号:US10949132B1
公开(公告)日:2021-03-16
申请号:US16803883
申请日:2020-02-27
Applicant: KIOXIA CORPORATION
Inventor: Reika Tanaka , Takayuki Miyazaki , Masumi Saitoh
Abstract: A storage device includes a substrate, first wirings arranged in a first direction and extending in a second direction, second wirings arranged in the second direction and extending in the first direction, resistance portions between the first and second wirings, third wirings between the second wirings and the substrate, arranged in the second direction and extending in a third direction, semiconductor portions each connected to second and third wirings, a fourth wiring extending in the second direction and facing the semiconductor portions, insulating portions between the semiconductor portions and the fourth wiring, and a contact connected to each first wiring. The semiconductor portions include a first portion and a second portion closer to the contact, and a length in the second direction of an insulating portion between the first portion and the fourth wiring is greater than that of another insulating portion between the second portion and the fourth wiring.
-
-
-
-