摘要:
A semiconductor device forming a capacitor through an interlayer insulating layer on a semiconductor substrate on which an integrated circuit is formed. This semiconductor device has an interlayer insulating layer with moisture content of 0.5 g/cm3 or less, which covers the capacitor in one aspect, and has a passivation layer with hydrogen content of 1021 atoms/cm3 or less, which covers the interconnections of the capacitor in other aspect. By thus constituting, deterioration of the capacitor dielectric can be prevented which brings about the electrical reliability of the ferroelectric layer or high dielectric layer.
摘要翻译:一种通过半导体衬底上的层间绝缘层形成电容器的半导体器件,其上形成集成电路。 该半导体装置具有含水量为0.5g / cm 3以下的层间绝缘层,其在一个方面覆盖电容器,并且具有氢含量为1021原子/ cm3以下的钝化层,其覆盖电容器的互连 在其他方面。 通过这样构成,可以防止导致铁电层或高介电层的电可靠性的电容器电介质的劣化。
摘要:
A semi conductor device forming a capacitor through an interlayer insulating layer on a semiconductor substrate on which an integrated circuit is formed. This semiconductor device has an interlayer insulating layer with moisture content of 0.5 g/cm.sup.3 or less, which covers the capacitor in one aspect, and has a passivation layer with hydrogen content of 10.sup.21 atoms/cm.sup.3 or less, which covers the interconnections of the capacitor in other aspect. By thus constituting, deterioration of the capacitor dielectric can be prevented which brings about the electrical reliability of the ferroelectric layer or high dielectric layer.
摘要翻译:一种半导体器件,其在形成集成电路的半导体衬底上通过层间绝缘层形成电容器。 该半导体装置具有含水量为0.5g / cm 3以下的层间绝缘层,其在一个方面覆盖电容器,并且具有氢含量为1021原子/ cm3以下的钝化层,其覆盖电容器的互连 在其他方面。 通过这样构成,可以防止导致铁电层或高介电层的电可靠性的电容器电介质的劣化。
摘要:
A semiconductor device forming a capacitor through an interlayer insulating layer on a semiconductor substrate on which an integrated circuit is formed. This semiconductor device has an interlayer insulating layer with moisture content of 0.5 g/cm3 or less, which covers the capacitor in one aspect, and has a passivation layer with hydrogen content of 1021 atoms/cm3 or less, which covers the interconnections of the capacitor in other aspect. By thus constituting, deterioration of the capacitor dielectric can be prevented which brings about the electrical reliability of the ferroelectric layer or high dielectric layer.
摘要翻译:一种通过半导体衬底上的层间绝缘层形成电容器的半导体器件,其上形成集成电路。 该半导体装置具有含水量为0.5g / cm 3以下的层间绝缘层,其在一个方面覆盖电容器,并且具有氢含量为1021原子/ cm3以下的钝化层,其覆盖电容器的互连 在其他方面。 通过这样构成,可以防止导致铁电层或高介电层的电可靠性的电容器电介质的劣化。
摘要:
A semiconductor device forming a capacitor through an interlayer insulating layer on a semiconductor substrate on which an integrated circuit is formed. This semiconductor device has an interlayer insulating layer with moisture content of 0.5 g/cm.sup.3 or less, which covers the capacitor in one aspect, and has a passivation layer with hydrogen content of 10.sup.21 atoms/cm.sup.3 or less, which covers the interconnections of the capacitor in other aspect. By thus constituting, deterioration of the capacitor dielectric can be prevented which brings about the electrical reliability of the ferroelectric layer or high dielectric layer.
摘要翻译:一种通过半导体衬底上的层间绝缘层形成电容器的半导体器件,其上形成集成电路。 该半导体装置具有含水量为0.5g / cm 3以下的层间绝缘层,其在一个方面覆盖电容器,并且具有氢含量为1021原子/ cm3以下的钝化层,其覆盖电容器的互连 在其他方面。 通过这样构成,可以防止导致铁电层或高介电层的电可靠性的电容器电介质的劣化。
摘要:
A semiconductor device forming a capacitor through an interlayer insulating layer on a semiconductor substrate on which an integrated circuit is formed. This semiconductor device has an interlayer insulating layer with moisture content of 0.5 g/cm3 or less, which covers the capacitor in one aspect, and has a passivation layer with hydrogen content of 1021 atoms/cm3 or less, which covers the interconnections of the capacitor in other aspect. By thus constituting, deterioration of the capacitor dielectric can be prevented which brings about the electrical reliability of the ferroelectric layer or high dielectric layer.
摘要翻译:一种通过半导体衬底上的层间绝缘层形成电容器的半导体器件,其上形成集成电路。 该半导体装置具有含水量为0.5g / cm 3以下的层间绝缘层,其在一个方面覆盖电容器,并且具有氢含量为1021原子/ cm3以下的钝化层,其覆盖电容器的互连 在其他方面。 通过这样构成,可以防止导致铁电层或高介电层的电可靠性的电容器电介质的劣化。
摘要:
A semiconductor device forming a capacitor through an interlayer insulating layer on a semiconductor substrate on which an integrated circuit is formed. This semiconductor device has an interlayer insulating layer with moisture content of 0.5 g/cm.sup.3 or less, which covers the capacitor in one aspect, and has a passivation layer with hydrogen content of 10.sup.21 atoms/cm.sup.3 or less, which covers the interconnections of the capacitor in other aspect. By thus constituting, deterioration of the capacitor dielectric can be prevented which brings about the electrical reliability of the ferroelectric layer or high dielectric layer.
摘要翻译:一种通过半导体衬底上的层间绝缘层形成电容器的半导体器件,其上形成集成电路。 该半导体装置具有含水量为0.5g / cm 3以下的层间绝缘层,其在一个方面覆盖电容器,并且具有氢含量为1021原子/ cm3以下的钝化层,其覆盖电容器的互连 在其他方面。 通过这样构成,可以防止导致铁电层或高介电层的电可靠性的电容器电介质的劣化。
摘要:
A semiconductor device forming a capacitor through an interlayer insulating layer on a semiconductor substrate on which an integrated circuit is formed. This semiconductor device has an interlayer insulating layer with moisture content of 0.5 g/cm.sup.3 or less, which covers the capacitor in one aspect, and has a passivation layer with hydrogen content of 10.sup.21 atoms/cm.sup.3 or less, which covers the interconnections of the capacitor in other aspect. By thus constituting, deterioration of the capacitor dielectric can be prevented which brings about the electrical reliability of the ferroelectric layer or high dielectric layer.
摘要翻译:一种通过半导体衬底上的层间绝缘层形成电容器的半导体器件,其上形成集成电路。 该半导体装置具有含水量为0.5g / cm 3以下的层间绝缘层,其在一个方面覆盖电容器,并且具有氢含量为1021原子/ cm3以下的钝化层,其覆盖电容器的互连 在其他方面。 通过这样构成,可以防止导致铁电层或高介电层的电可靠性的电容器电介质的劣化。
摘要:
A capacitor 25 is formed on an insulating layer 21a formed on a semiconductor substrate 21. The end portion of a capacitor insulating layer 23 is positioned between the end portion of a bottom electrode 22 and the end portion of a top electrode 24. A passivation layer 26 for covering the capacitor 25 is formed. Interconnections 28 are connected to the bottom electrode 22 through a first hole 27a and to the top electrode 24 through a second hole 27b. In this way, since the end portion of the capacitor insulating layer 23 is out of the end portion of the top electrode 24, the end portion of the capacitor insulating layer 23 injured by etching does not affect the capacitance.
摘要:
A semiconductor device comprises silicon substrate 1 on which an integrated circuit is formed, first insulating layer 6 formed on silicon substrate 1, a capacitor comprising lower electrode 7 formed on first insulating layer 6, dielectric film 8 having a high dielectric constant and upper electrode 9, a second insulating film 11 having contact holes 13 which lead to lower electrode 7 and upper electrode 9 independently, diffusion barrier layer 17 which touches lower electrode 7 and upper electrode 9 at bottom of contact holes 13, and interconnection layer 15 formed on diffusion barrier layer 17. In diffusion barrier layer 17 at the bottom of contact hole 13, a lamellar region made of granular crystal is formed.
摘要:
A manufacturing method of a semiconductor device comprises the steps:(a) forming a ferroelectric capacitor on a semiconductor substrate on which a MOS transistor is formed, (b) forming an interlayer insulating film which covers the whole semiconductor substrate, (c) forming first contact holes which reach diffusion layers of the MOS transistor, (d) after forming the first contact holes, providing a heat treatment in hydrogen atmosphere, (e) after the heat treatment, forming second contact holes which reach upper and lower electrodes of the ferroelectric capacitor on the interlayer insulating film, and (f) forming metal interconnection. Since the heat treatment in hydrogen atmosphere is provided before forming the second contact holes, a surface state density at interface between the semiconductor and a gate insulating film of the MOS transistor can be lowered without degrading the characteristics of ferroelectric capacitor.