METHOD AND SYSTEM FOR ENHANCED READ PERFORMANCE IN LOW PIN COUNT INTERFACE

    公开(公告)号:US20210280222A1

    公开(公告)日:2021-09-09

    申请号:US17070340

    申请日:2020-10-14

    Abstract: A memory device supporting multi-address read operations improves throughput on a bi-directional serial port. The device includes a memory array and an input/output port having an input mode and an output mode. The input/output port has at least one signal line used alternately in both the input and output modes. A controller includes logic configured to execute a multi-address read operation in response to receiving a read command on the input/output port in the input mode, the multi-address read operation including receiving a first address and a second address using the at least one signal line in the input mode before switching to the output mode, switching to the output mode and outputting data identified by the first address using the at least one signal line.

    MEMORY DEVICE AND OPERATION METHOD THEREOF

    公开(公告)号:US20220375523A1

    公开(公告)日:2022-11-24

    申请号:US17325243

    申请日:2021-05-20

    Abstract: A memory device and an operation method thereof are provided. The memory device comprises: a memory array; a decoding circuit coupled to the memory array, the decoding circuit including a plurality of first transistors, a plurality of second transistors and a plurality of inverters, the first transistors and the second transistors are paired; and a controller coupled to the decoding circuit, wherein the paired first transistors and the paired second transistors are respectively coupled to a corresponding one inverter among the inverters, and respectively coupled to a corresponding one among a plurality of local bit lines or a corresponding one among a plurality of local source lines; the first transistors are coupled to a global bit line; and the second transistors are coupled to a global source line.

Patent Agency Ranking