SINGLE TRANSISTOR DRIVER FOR ADDRESS LINES IN A PHASE CHANGE MEMORY AND SWITCH (PCMS) ARRAY
    1.
    发明申请
    SINGLE TRANSISTOR DRIVER FOR ADDRESS LINES IN A PHASE CHANGE MEMORY AND SWITCH (PCMS) ARRAY 有权
    单相存储器和交换机(PCMS)阵列中的地址线的单个晶体管驱动器

    公开(公告)号:US20120236676A1

    公开(公告)日:2012-09-20

    申请号:US13051800

    申请日:2011-03-18

    IPC分类号: G11C8/08

    摘要: The present disclosure relates to the fabrication of non-volatile memory devices. In at least one embodiment, a single transistor may be used to drive each address line, either a wordline or a bitline. Both an inhibit voltage and a selection voltage may be driven through these single transistor devices, which may be achieved with the introduction of odd and even designations for the address lines. In one operating embodiment, a selected address line may be driven to a selection voltage, and the address lines of the odd or even designation which is the same as the selected address line are allowed to float. The address lines of the odd or even designation with is different from the selected address lines are driven to an inhibit voltage, wherein adjacent floating address lines may act as shielding lines to the selected address line.

    摘要翻译: 本公开涉及非易失性存储器件的制造。 在至少一个实施例中,可以使用单个晶体管来驱动每个地址线,字线或位线。 可以通过这些单晶体管器件驱动抑制电压和选择电压,这可以通过引入用于地址线的奇数和偶数名称来实现。 在一个操作实施例中,可以将所选择的地址线驱动到选择电压,并且允许与所选择的地址线相同的奇数或偶数的地址行浮动。 与选择的地址线不同的奇数或偶数名称的地址线被驱动到禁止电压,其中相邻的浮动地址线可以用作到所选地址线的屏蔽线。

    Single transistor driver for address lines in a phase change memory and switch (PCMS) array
    2.
    发明授权
    Single transistor driver for address lines in a phase change memory and switch (PCMS) array 有权
    单相晶体管驱动器,用于相变存储器和开关(PCMS)阵列中的地址线

    公开(公告)号:US08730755B2

    公开(公告)日:2014-05-20

    申请号:US13893551

    申请日:2013-05-14

    摘要: The present disclosure relates to the fabrication of non-volatile memory devices. In at least one embodiment, a single transistor may be used to drive each address line, either a wordline or a bitline. Both an inhibit voltage and a selection voltage may be driven through these single transistor devices, which may be achieved with the introduction of odd and even designations for the address lines. In one operating embodiment, a selected address line may be driven to a selection voltage, and the address lines of the odd or even designation which is the same as the selected address line are allowed to float. The address lines of the odd or even designation with is different from the selected address lines are driven to an inhibit voltage, wherein adjacent floating address lines may act as shielding lines to the selected address line.

    摘要翻译: 本公开涉及非易失性存储器件的制造。 在至少一个实施例中,可以使用单个晶体管来驱动每个地址线,字线或位线。 可以通过这些单晶体管器件驱动抑制电压和选择电压,这可以通过引入用于地址线的奇数和偶数名称来实现。 在一个操作实施例中,可以将所选择的地址线驱动到选择电压,并且允许与所选择的地址线相同的奇数或偶数的地址行浮动。 与选择的地址线不同的奇数或偶数名称的地址线被驱动到禁止电压,其中相邻的浮动地址线可以用作到所选地址线的屏蔽线。

    Single transistor driver for address lines in a phase change memory and switch (PCMS) array
    3.
    发明授权
    Single transistor driver for address lines in a phase change memory and switch (PCMS) array 有权
    单相晶体管驱动器,用于相变存储器和开关(PCMS)阵列中的地址线

    公开(公告)号:US08462577B2

    公开(公告)日:2013-06-11

    申请号:US13051800

    申请日:2011-03-18

    IPC分类号: G11C8/00

    摘要: The present disclosure relates to the fabrication of non-volatile memory devices. In at least one embodiment, a single transistor may be used to drive each address line, either a wordline or a bitline. Both an inhibit voltage and a selection voltage may be driven through these single transistor devices, which may be achieved with the introduction of odd and even designations for the address lines. In one operating embodiment, a selected address line may be driven to a selection voltage, and the address lines of the odd or even designation which is the same as the selected address line are allowed to float. The address lines of the odd or even designation with is different from the selected address lines are driven to an inhibit voltage, wherein adjacent floating address lines may act as shielding lines to the selected address line.

    摘要翻译: 本公开涉及非易失性存储器件的制造。 在至少一个实施例中,可以使用单个晶体管来驱动每个地址线,字线或位线。 可以通过这些单晶体管器件驱动抑制电压和选择电压,这可以通过引入用于地址线的奇数和偶数名称来实现。 在一个操作实施例中,可以将所选择的地址线驱动到选择电压,并且允许与所选地址线相同的奇数或偶数指定的地址线浮动。 与选择的地址线不同的奇数或偶数名称的地址线被驱动到禁止电压,其中相邻的浮动地址线可以用作到所选地址线的屏蔽线。

    SINGLE TRANSISTOR DRIVER FOR ADDRESS LINES IN A PHASE CHANGE MEMORY AND SWITCH (PCMS) ARRAY
    4.
    发明申请
    SINGLE TRANSISTOR DRIVER FOR ADDRESS LINES IN A PHASE CHANGE MEMORY AND SWITCH (PCMS) ARRAY 有权
    单相存储器和交换机(PCMS)阵列中的地址线的单个晶体管驱动器

    公开(公告)号:US20130242686A1

    公开(公告)日:2013-09-19

    申请号:US13893551

    申请日:2013-05-14

    IPC分类号: G11C13/00

    摘要: The present disclosure relates to the fabrication of non-volatile memory devices. In at least one embodiment, a single transistor may be used to drive each address line, either a wordline or a bitline. Both an inhibit voltage and a selection voltage may be driven through these single transistor devices, which may be achieved with the introduction of odd and even designations for the address lines. In one operating embodiment, a selected address line may be driven to a selection voltage, and the address lines of the odd or even designation which is the same as the selected address line are allowed to float. The address lines of the odd or even designation with is different from the selected address lines are driven to an inhibit voltage, wherein adjacent floating address lines may act as shielding lines to the selected address line.

    摘要翻译: 本公开涉及非易失性存储器件的制造。 在至少一个实施例中,可以使用单个晶体管来驱动每个地址线,字线或位线。 可以通过这些单晶体管器件驱动抑制电压和选择电压,这可以通过引入用于地址线的奇数和偶数名称来实现。 在一个操作实施例中,可以将所选择的地址线驱动到选择电压,并且允许与所选择的地址线相同的奇数或偶数的地址行浮动。 与选择的地址线不同的奇数或偶数名称的地址线被驱动到禁止电压,其中相邻的浮动地址线可以用作到所选地址线的屏蔽线。

    ELECTRODES FOR RESISTANCE CHANGE MEMORY DEVICES
    5.
    发明申请
    ELECTRODES FOR RESISTANCE CHANGE MEMORY DEVICES 有权
    电阻变化存储器件电极

    公开(公告)号:US20130256624A1

    公开(公告)日:2013-10-03

    申请号:US13993302

    申请日:2011-09-14

    申请人: DerChang Kau

    发明人: DerChang Kau

    IPC分类号: H01L45/00

    摘要: Embodiments of the present disclosure describe techniques and configurations for increasing thermal insulation in a resistance change memory device, also known as a phase change memory (PCM) device. In one embodiment, an apparatus includes a storage structure of a PCM device, the storage structure having a chalcogenide material, an electrode having an electrically conductive material, the electrode having a first surface that is directly coupled with the storage structure, and a dielectric film having a dielectric material, the dielectric film being directly coupled with a second surface of the electrode that is disposed opposite to the first surface. Other embodiments may be described and/or claimed.

    摘要翻译: 本公开的实施例描述了用于增加电阻变化存储器件(也称为相变存储器(PCM))器件中的热绝缘的技术和配置。 在一个实施例中,一种装置包括PCM装置的存储结构,所述存储结构具有硫族化物材料,具有导电材料的电极,所述电极具有与所述存储结构直接耦合的第一表面,以及电介质膜 具有电介质材料,所述电介质膜与所述电极的与所述第一表面相对设置的第二表面直接耦合。 可以描述和/或要求保护其他实施例。

    Fabricating current-confining structures in phase change memory switch cells
    6.
    发明授权
    Fabricating current-confining structures in phase change memory switch cells 有权
    在相变存储器开关单元中制造电流限制结构

    公开(公告)号:US08278641B2

    公开(公告)日:2012-10-02

    申请号:US12646267

    申请日:2009-12-23

    IPC分类号: H01L47/00

    摘要: In one or more embodiments, methods of fabricating current-confining stack structures in a phase change memory switch (PCMS) cell are provided. One embodiment shows a method of fabricating a PCMS cell with current in an upper chalcogenide confined in the row and column directions. In one embodiment, methods of fabricating a PCMS cell with sub-lithographic critical dimension memory chalcogenide are shown. In another embodiment, methods of fabricating a PCMS cell with sub-lithographic critical dimension middle electrode heaters are disclosed.

    摘要翻译: 在一个或多个实施例中,提供了在相变存储器开关(PCMS)单元中制造电流限制堆叠结构的方法。 一个实施例示出了制造具有限制在行和列方向上的上硫属化物中的电流的PCMS电池的方法。 在一个实施例中,示出了制造具有亚光刻临界尺度存储硫族化物的PCMS单元的方法。 在另一个实施例中,公开了制造具有亚光刻临界尺寸中间电极加热器的PCMS单元的方法。

    Apparatus and method for refreshing or toggling a phase-change memory cell
    7.
    发明授权
    Apparatus and method for refreshing or toggling a phase-change memory cell 有权
    用于刷新或切换相变存储器单元的装置和方法

    公开(公告)号:US07986549B1

    公开(公告)日:2011-07-26

    申请号:US12345462

    申请日:2008-12-29

    IPC分类号: G11C11/00

    摘要: An apparatus and a method for refreshing or toggling a phase-change memory cell are described. The apparatus includes a voltage ramp element coupled to the phase-change memory cell and provided for controlling voltage across the phase-change memory cell. A current control element is coupled to the phase-change memory cell and provided for controlling current through the phase-change memory cell. A current sensor element is coupled to the phase-change memory cell. A write-back timer and control element is coupled to the current sensor element and to the current control element.

    摘要翻译: 描述了用于刷新或切换相变存储器单元的装置和方法。 该装置包括耦合到相变存储器单元并被提供用于控制跨相变存储器单元的电压的电压斜坡元件。 电流控制元件耦合到相变存储器单元,并被提供用于控制通过相变存储单元的电流。 电流传感器元件耦合到相变存储器单元。 回写计时器和控制元件耦合到电流传感器元件和电流控制元件。

    Fabricating current-confining structures in phase change memory switch cells
    10.
    发明授权
    Fabricating current-confining structures in phase change memory switch cells 有权
    在相变存储器开关单元中制造电流限制结构

    公开(公告)号:US08404514B2

    公开(公告)日:2013-03-26

    申请号:US13553948

    申请日:2012-07-20

    IPC分类号: H01L21/00

    摘要: In one or more embodiments, methods of fabricating current-confining stack structures in a phase-change memory switch (PCMS) cell are provided. One embodiment shows a method of fabricating a PCMS cell with current in an upper chalcogenide confined in the row and column directions. In one embodiment, methods of fabricating a PCMS cell with sub-lithographic critical dimension memory chalcogenide are shown. In another embodiment, methods of fabricating a PCMS cell with sub-lithographic critical dimension middle electrode heaters are disclosed.

    摘要翻译: 在一个或多个实施例中,提供了在相变存储器开关(PCMS)单元中制造电流限制堆叠结构的方法。 一个实施例示出了制造具有限制在行和列方向上的上硫属化物中的电流的PCMS电池的方法。 在一个实施例中,示出了制造具有亚光刻临界尺度存储硫族化物的PCMS单元的方法。 在另一个实施例中,公开了制造具有亚光刻临界尺寸中间电极加热器的PCMS单元的方法。