Integrated high-K/metal gate in CMOS process flow
    1.
    发明授权
    Integrated high-K/metal gate in CMOS process flow 有权
    CMOS工艺流程中集成的高K /金属栅极

    公开(公告)号:US08383502B2

    公开(公告)日:2013-02-26

    申请号:US13186572

    申请日:2011-07-20

    IPC分类号: H01L21/3205 H01L21/4763

    摘要: A method of fabricating a semiconductor device includes providing a semiconductor substrate having a first active region and a second active region, forming a first metal layer over a high-k dielectric layer, removing at least a portion of the first metal layer in the second active region, forming a second metal layer on first metal layer in the first active region and over the high-k dielectric layer in the second active region, and thereafter, forming a silicon layer over the second metal layer. The method further includes removing the silicon layer from the first gate stack thereby forming a first trench and from the second gate stack thereby forming a second trench, and forming a third metal layer over the second metal layer in the first trench and over the second metal layer in the second trench.

    摘要翻译: 制造半导体器件的方法包括提供具有第一有源区和第二有源区的半导体衬底,在高k电介质层上形成第一金属层,去除第二有源区中的第一金属层的至少一部分 在第一有源区的第一金属层上形成第二金属层,在第二有源区的高k电介质层上形成第二金属层,然后在第二金属层上形成硅层。 该方法还包括从第一栅极堆叠中去除硅层,从而形成第一沟槽并从第二栅极堆叠形成第二沟槽,并且在第一沟槽中的第二金属层上方形成第三金属层,并在第二金属 在第二沟槽中。

    Integrated High-K/Metal Gate in CMOS Process Flow
    2.
    发明申请
    Integrated High-K/Metal Gate in CMOS Process Flow 有权
    CMOS工艺流程中集成的高K /金属门

    公开(公告)号:US20110275212A1

    公开(公告)日:2011-11-10

    申请号:US13186572

    申请日:2011-07-20

    IPC分类号: H01L21/28

    摘要: A method of fabricating a semiconductor device includes providing a semiconductor substrate having a first active region and a second active region, forming a first metal layer over a high-k dielectric layer, removing at least a portion of the first metal layer in the second active region, forming a second metal layer on first metal layer in the first active region and over the high-k dielectric layer in the second active region, and thereafter, forming a silicon layer over the second metal layer. The method further includes removing the silicon layer from the first gate stack thereby forming a first trench and from the second gate stack thereby forming a second trench, and forming a third metal layer over the second metal layer in the first trench and over the second metal layer in the second trench.

    摘要翻译: 制造半导体器件的方法包括提供具有第一有源区和第二有源区的半导体衬底,在高k电介质层上形成第一金属层,去除第二有源区中的第一金属层的至少一部分 在第一有源区的第一金属层上形成第二金属层,在第二有源区的高k电介质层上形成第二金属层,然后在第二金属层上形成硅层。 该方法还包括从第一栅极堆叠中去除硅层,从而形成第一沟槽并从第二栅极堆叠形成第二沟槽,并且在第一沟槽中的第二金属层上方形成第三金属层,并在第二金属 在第二沟槽中。

    Method of integrating high-K/metal gate in CMOS process flow
    3.
    发明授权
    Method of integrating high-K/metal gate in CMOS process flow 有权
    在CMOS工艺流程中集成高K /金属栅极的方法

    公开(公告)号:US08003507B2

    公开(公告)日:2011-08-23

    申请号:US12478509

    申请日:2009-06-04

    IPC分类号: H01L21/3205 H01L21/4763

    摘要: The present disclosure provides a method of fabricating a semiconductor device. The method includes providing a semiconductor substrate having a first active region and a second active region, forming a high-k dielectric layer over the semiconductor substrate, forming a first metal layer over the high-k dielectric layer, the first metal layer having a first work function, removing a portion of the first metal layer in the second active region, thereafter, forming a semiconductor layer over the first metal layer in the first active region and over the partially removed first metal layer in the second active region, forming a first gate stack in the first active region and a second gate stack in the second active region, removing the semiconductor layer from the first gate stack and from the second gate stack, and forming a second metal layer on the first metal layer in the first gate stack and on the partially removed first metal layer in the second gate stack, the second metal layer having a second work function.

    摘要翻译: 本公开提供了制造半导体器件的方法。 该方法包括提供具有第一有源区和第二有源区的半导体衬底,在半导体衬底上形成高k电介质层,在高k电介质层上形成第一金属层,第一金属层具有第一 在第二有源区中除去第一金属层的一部分,然后在第一有源区中的第一金属层上方和在第二有源区中的部分去除的第一金属层上方形成半导体层,形成第一 在第一有源区中的栅极堆叠和第二有源区中的第二栅极堆叠,从第一栅极堆叠和第二栅极堆叠中去除半导体层,以及在第一栅极堆叠中的第一金属层上形成第二金属层 并且在第二栅极堆叠中部分去除的第一金属层上,第二金属层具有第二功函数。

    METHOD OF INTEGRATING HIGH-K/METAL GATE IN CMOS PROCESS FLOW
    4.
    发明申请
    METHOD OF INTEGRATING HIGH-K/METAL GATE IN CMOS PROCESS FLOW 有权
    在CMOS工艺流程中集成高K /金属栅的方法

    公开(公告)号:US20100041223A1

    公开(公告)日:2010-02-18

    申请号:US12478509

    申请日:2009-06-04

    IPC分类号: H01L21/28

    摘要: The present disclosure provides a method of fabricating a semiconductor device. The method includes providing a semiconductor substrate having a first active region and a second active region, forming a high-k dielectric layer over the semiconductor substrate, forming a first metal layer over the high-k dielectric layer, the first metal layer having a first work function, removing a portion of the first metal layer in the second active region, thereafter, forming a semiconductor layer over the first metal layer in the first active region and over the partially removed first metal layer in the second active region, forming a first gate stack in the first active region and a second gate stack in the second active region, removing the semiconductor layer from the first gate stack and from the second gate stack, and forming a second metal layer on the first metal layer in the first gate stack and on the partially removed first metal layer in the second gate stack, the second metal layer having a second work function.

    摘要翻译: 本公开提供了制造半导体器件的方法。 该方法包括提供具有第一有源区和第二有源区的半导体衬底,在半导体衬底上形成高k电介质层,在高k电介质层上形成第一金属层,第一金属层具有第一 在第二有源区中除去第一金属层的一部分,然后在第一有源区中的第一金属层上方和在第二有源区中的部分去除的第一金属层上方形成半导体层,形成第一 在第一有源区中的栅极堆叠和第二有源区中的第二栅极堆叠,从第一栅极堆叠和第二栅极堆叠中去除半导体层,以及在第一栅极堆叠中的第一金属层上形成第二金属层 并且在第二栅极堆叠中部分去除的第一金属层上,第二金属层具有第二功函数。

    Methods of fabricating high-k metal gate devices
    5.
    发明授权
    Methods of fabricating high-k metal gate devices 有权
    制造高k金属栅极器件的方法

    公开(公告)号:US08148249B2

    公开(公告)日:2012-04-03

    申请号:US12405965

    申请日:2009-03-17

    IPC分类号: H01L21/00

    摘要: Methods of fabricating semiconductor devices with high-k/metal gate features are disclosed. In some instances, methods of fabricating semiconductor devices with high-k/metal gate features are disclosed that prevent or reduce high-k/metal gate contamination of non-high-k/metal gate wafers and production tools. In some embodiments, the method comprises forming an interfacial layer over a semiconductor substrate on a front side of the substrate; forming a high-k dielectric layer and a capping layer over the interfacial layer; forming a metal layer over the high-k and capping layers; forming a polysilicon layer over the metal layer; and forming a dielectric layer over the semiconductor substrate on a back side of the substrate.

    摘要翻译: 公开了制造具有高k /金属栅极特征的半导体器件的方法。 在一些情况下,公开了制造具有高k /金属栅极特征的半导体器件的方法,其防止或减少非高k /金属栅极晶片和生产工具的高k /金属栅极污染。 在一些实施例中,该方法包括在衬底的前侧上的半导体衬底上形成界面层; 在界面层上形成高k电介质层和覆盖层; 在高k和覆盖层上形成金属层; 在所述金属层上形成多晶硅层; 以及在所述衬底的背面上在所述半导体衬底上形成介电层。

    Methods of fabricating high-K metal gate devices
    6.
    发明授权
    Methods of fabricating high-K metal gate devices 有权
    制造高K金属栅极器件的方法

    公开(公告)号:US08551837B2

    公开(公告)日:2013-10-08

    申请号:US13408016

    申请日:2012-02-29

    IPC分类号: H01L21/8242

    摘要: Methods of fabricating semiconductor devices with high-k/metal gate features are disclosed. In some instances, methods of fabricating semiconductor devices with high-k/metal gate features are disclosed that prevent or reduce high-k/metal gate contamination of non-high-k/metal gate wafers and production tools. In some embodiments, the method comprises forming an interfacial layer over a semiconductor substrate on a front side of the substrate; forming a high-k dielectric layer and a capping layer over the interfacial layer; forming a metal layer over the high-k and capping layers; forming a polysilicon layer over the metal layer; and forming a dielectric layer over the semiconductor substrate on a back side of the substrate.

    摘要翻译: 公开了制造具有高k /金属栅极特征的半导体器件的方法。 在一些情况下,公开了制造具有高k /金属栅极特征的半导体器件的方法,其防止或减少非高k /金属栅极晶片和生产工具的高k /金属栅极污染。 在一些实施例中,该方法包括在衬底的前侧上的半导体衬底上形成界面层; 在界面层上形成高k电介质层和覆盖层; 在高k和覆盖层上形成金属层; 在所述金属层上形成多晶硅层; 以及在所述衬底的背面上在所述半导体衬底上形成介电层。

    METHODS OF FABRICATING HIGH-K METAL GATE DEVICES
    7.
    发明申请
    METHODS OF FABRICATING HIGH-K METAL GATE DEVICES 有权
    制造高K金属栅极器件的方法

    公开(公告)号:US20100068876A1

    公开(公告)日:2010-03-18

    申请号:US12405965

    申请日:2009-03-17

    IPC分类号: H01L21/28

    摘要: Methods of fabricating semiconductor devices with high-k/metal gate features are disclosed. In some instances, methods of fabricating semiconductor devices with high-k/metal gate features are disclosed that prevent or reduce high-k/metal gate contamination of non-high-k/metal gate wafers and production tools. In some embodiments, the method comprises forming an interfacial layer over a semiconductor substrate on a front side of the substrate; forming a high-k dielectric layer and a capping layer over the interfacial layer; forming a metal layer over the high-k and capping layers; forming a polysilicon layer over the metal layer; and forming a dielectric layer over the semiconductor substrate on a back side of the substrate.

    摘要翻译: 公开了制造具有高k /金属栅极特征的半导体器件的方法。 在一些情况下,公开了制造具有高k /金属栅极特征的半导体器件的方法,其防止或减少非高k /金属栅极晶片和生产工具的高k /金属栅极污染。 在一些实施例中,该方法包括在衬底的前侧上的半导体衬底上形成界面层; 在界面层上形成高k电介质层和覆盖层; 在高k和覆盖层上形成金属层; 在所述金属层上形成多晶硅层; 以及在所述衬底的背面上在所述半导体衬底上形成介电层。

    METHODS OF FABRICATING HIGH-K METAL GATE DEVICES
    8.
    发明申请
    METHODS OF FABRICATING HIGH-K METAL GATE DEVICES 有权
    制造高K金属栅极器件的方法

    公开(公告)号:US20120164822A1

    公开(公告)日:2012-06-28

    申请号:US13408016

    申请日:2012-02-29

    IPC分类号: H01L21/28

    摘要: Methods of fabricating semiconductor devices with high-k/metal gate features are disclosed. In some instances, methods of fabricating semiconductor devices with high-k/metal gate features are disclosed that prevent or reduce high-k/metal gate contamination of non-high-k/metal gate wafers and production tools. In some embodiments, the method comprises forming an interfacial layer over a semiconductor substrate on a front side of the substrate; forming a high-k dielectric layer and a capping layer over the interfacial layer; forming a metal layer over the high-k and capping layers; forming a polysilicon layer over the metal layer; and forming a dielectric layer over the semiconductor substrate on a back side of the substrate.

    摘要翻译: 公开了制造具有高k /金属栅极特征的半导体器件的方法。 在一些情况下,公开了制造具有高k /金属栅极特征的半导体器件的方法,其防止或减少非高k /金属栅极晶片和生产工具的高k /金属栅极污染。 在一些实施例中,该方法包括在衬底的前侧上的半导体衬底上形成界面层; 在界面层上形成高k电介质层和覆盖层; 在高k和覆盖层上形成金属层; 在所述金属层上形成多晶硅层; 以及在所述衬底的背面上在所述半导体衬底上形成介电层。

    High-k metal gate CMOS patterning method
    9.
    发明授权
    High-k metal gate CMOS patterning method 有权
    高k金属栅极CMOS图案化方法

    公开(公告)号:US08349680B2

    公开(公告)日:2013-01-08

    申请号:US12536629

    申请日:2009-08-06

    IPC分类号: H01L21/8238

    摘要: The present disclosure provides a method of fabricating a semiconductor device. The method includes providing a semiconductor substrate having a first active region and a second active region, forming a high-k dielectric layer over the semiconductor substrate, forming a capping layer over the high-k dielectric layer, forming a first metal layer over the capping layer, the first metal layer having a first work function, forming a mask layer over the first metal layer in the first active region, removing the first metal layer and at least a portion of the capping layer in the second active region using the mask layer, and forming a second metal layer over the partially removed capping layer in the second active region, the second metal layer having a second work function.

    摘要翻译: 本公开提供了制造半导体器件的方法。 该方法包括提供具有第一有源区和第二有源区的半导体衬底,在半导体衬底上形成高k电介质层,在高k电介质层上形成覆盖层,在覆盖层上形成第一金属层 第一金属层具有第一功函数,在第一有源区中的第一金属层上形成掩模层,使用掩模层去除第一金属层和第二有源区中的覆盖层的至少一部分 并且在所述第二有源区域中的所述部分去除的覆盖层上形成第二金属层,所述第二金属层具有第二功函数。

    NOVEL HIGH-K METAL GATE CMOS PATTERNING METHOD
    10.
    发明申请
    NOVEL HIGH-K METAL GATE CMOS PATTERNING METHOD 有权
    新型高K金属栅CMOS图案方法

    公开(公告)号:US20100048013A1

    公开(公告)日:2010-02-25

    申请号:US12536629

    申请日:2009-08-06

    IPC分类号: H01L21/28

    摘要: The present disclosure provides a method of fabricating a semiconductor device. The method includes providing a semiconductor substrate having a first active region and a second active region, forming a high-k dielectric layer over the semiconductor substrate, forming a capping layer over the high-k dielectric layer, forming a first metal layer over the capping layer, the first metal layer having a first work function, forming a mask layer over the first metal layer in the first active region, removing the first metal layer and at least a portion of the capping layer in the second active region using the mask layer, and forming a second metal layer over the partially removed capping layer in the second active region, the second metal layer having a second work function.

    摘要翻译: 本公开提供了制造半导体器件的方法。 该方法包括提供具有第一有源区和第二有源区的半导体衬底,在半导体衬底上形成高k电介质层,在高k电介质层上形成覆盖层,在覆盖层上形成第一金属层 第一金属层具有第一功函数,在第一有源区中的第一金属层上形成掩模层,使用掩模层去除第一金属层和第二有源区中的覆盖层的至少一部分 并且在所述第二有源区域中的所述部分去除的覆盖层上形成第二金属层,所述第二金属层具有第二功函数。