SEMICONDUCTOR DEVICES AND DATA STORAGE SYSTEMS INCLUDING THE SAME

    公开(公告)号:US20230217660A1

    公开(公告)日:2023-07-06

    申请号:US18062837

    申请日:2022-12-07

    Abstract: A semiconductor device includes a lower structure, stack structure including gate electrodes stacked and spaced apart from each other on a first region of the lower structure and extending in a staircase shape on a second region of the lower structure, and interlayer insulating layers alternately stacked with the gate electrodes, channel structures penetrating through the gate electrodes on the first region, and isolation structures penetrating through the gate electrodes spaced apart from each other. Each channel structure a channel bent portion between first and second channel structures. Each isolation structure includes a first isolation bent portion between first and second isolation structures and a second isolation bent portion between second and third isolation structures. A width of an upper surface of the second isolation structure is narrower than a width of a lower surface of the third isolation structure.

    SEMICONDUCTOR MEMORY DEVICE
    3.
    发明申请

    公开(公告)号:US20190325939A1

    公开(公告)日:2019-10-24

    申请号:US16502943

    申请日:2019-07-03

    Abstract: A semiconductor memory device includes a substrate, a ground selection line, a word line, an insulating layer, a vertical channel portion, and a first peripheral circuit gate pattern. The substrate includes a cell array region and a peripheral circuit region. The ground selection line is on the cell array region. The word line is on the ground selection line. The insulating layer is between the ground selection line and the word line. The vertical channel portion penetrates the ground selection line, word line, and insulating layer in a direction vertical to a top surface of the substrate. The first peripheral circuit gate pattern is on the peripheral circuit region of the substrate. The insulating layer extends from the cell array region onto the peripheral circuit region to cover a top surface of the first peripheral circuit gate pattern.

Patent Agency Ranking