-
公开(公告)号:US20240311302A1
公开(公告)日:2024-09-19
申请号:US18589852
申请日:2024-02-28
Applicant: Samsung Electronics Co., Ltd.
Inventor: Jin Jung , Daehoon Kim , Hwanjun Lee , Jonggeon Lee , Jinin So
IPC: G06F12/0811 , G06F12/084
CPC classification number: G06F12/0811 , G06F12/084
Abstract: A processor includes a processing core configured to process each of a plurality of requests by accessing a corresponding one of a first memory and a second memory, a latency monitor configured to generate first latency information and second latency information, the first latency information comprising a first access latency to the first memory, and the second latency information comprising a second access latency to the second memory, a plurality of cache ways divided into a first partition and a second partition, and a decision engine configured to allocate each of the plurality of cache ways to one of the first partition and the second partition, based on the first latency information and the second latency information.
-
公开(公告)号:US20240394331A1
公开(公告)日:2024-11-28
申请号:US18608453
申请日:2024-03-18
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Sangsu PARK , Kyungsoo Kim , Nayeon Kim , Jinin So , Kyoungwan Woo , Younghyun Lee , Jong-Geon Lee , Jin Jung , Jeonghyeon Cho
Abstract: A compute express link (CXL) memory device includes a memory device storing data, and a controller configured to read the data from the memory device based on a first command received through a first protocol, select a calculation engine based on a second command received through a second protocol different from the first protocol, and control the calculation engine to perform a calculation on the read data.
-
3.
公开(公告)号:US11620135B2
公开(公告)日:2023-04-04
申请号:US17115924
申请日:2020-12-09
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Jonggeon Lee , Kyungsoo Kim , Jinin So , Yongsuk Kwon , Jin Jung , Jeonghyeon Cho
IPC: G06F9/00 , G06F9/4401 , G06N20/00
Abstract: A booting method of a computing system, which includes a memory module including a processing device connected to a plurality of memory devices, including: powering up the computing system; after powering up the computing system, performing first memory training on the plurality of memory devices by the processing device in the memory module, and generating a module ready signal indicating completion of the first memory training; after powering up the computing system, performing a first booting sequence by a host device, the host device executing basic input/output system (BIOS) code of a BIOS memory included in the computing system; waiting for the module ready signal to be received from the memory module in the host device after performing the first booting sequence; and receiving the module ready signal in the host device, and performing a second booting sequence based on the module ready signal.
-
公开(公告)号:US12236098B2
公开(公告)日:2025-02-25
申请号:US18322798
申请日:2023-05-24
Applicant: Samsung Electronics Co., Ltd.
Inventor: Nayeon Kim , Kyungsoo Kim , Yongsuk Kwon , Jinin So , Kyoungwan Woo
IPC: G06F3/06
Abstract: A memory includes: a request register configured to receive a first signal including a requester identifier using a first protocol from a host and configured to output a first priority corresponding to the requester identifier; a checker module configured to receive a second signal including a command and a request type from the host and using a second protocol that is different than the first protocol, where the checker module is configured to receive the first priority from the request register, and where the checker module is configured to determine a second priority of the command based on the first priority and the request type; a command generator configured to generate an internal command for memory operation based on the command; and a memory controller configured to schedule the internal command in a command queue based on the second priority.
-
公开(公告)号:US12223188B2
公开(公告)日:2025-02-11
申请号:US17748564
申请日:2022-05-19
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Raghu Vamsi Krishna Talanki , Archita Khare , Rahul Tarikere Ravikumar , Jinin So , Jonggeon Lee
IPC: G06F3/06 , G06F12/1027
Abstract: A memory interface for interfacing with a memory device includes a control circuit configured to determine whether a trigger event has occurred for initializing one or more memory locations in the memory device, and initialize the one or more memory locations in the memory device with pre-defined data upon determining the trigger event has occurred.
-
公开(公告)号:US20220027090A1
公开(公告)日:2022-01-27
申请号:US17154030
申请日:2021-01-21
Applicant: Samsung Electronics Co., Ltd.
Inventor: Yongsuk Kwon , Jinin So , Jonggeon Lee , Kyungsoo Kim , Jin Jung , Jeonghyeon Cho
Abstract: Memory modules and memory systems having the same are provided. A memory module may include command/address terminals, data terminals, at least one monitoring terminal, a buffer, and a plurality of semiconductor memory devices. The buffer may be configured to receive and buffer data applied through the data terminals and a command/address applied through the command/address terminals to generate buffered write data and a buffered command/address. The buffer may be configured to buffer the buffered write data and the buffered command/address to generate module data and a module command/address, and store and then transmit at least one portion of the buffered write data as monitoring data through the at least one monitoring terminal. The plurality of semiconductor memory devices may be configured to receive and store the module data in response to the module command/address.
-
公开(公告)号:US20230386534A1
公开(公告)日:2023-11-30
申请号:US17974940
申请日:2022-10-27
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Sachin Suresh Upadhya , Eldho Pathiyakkara Thombra Mathew , Mayuresh Jyotindra Salelkar , Jinin So , Jonggeon Lee , Kyungsoo Kim
CPC classification number: G11C7/1069 , G11C7/1066 , G11C7/227 , G11C7/1063
Abstract: A method of operating a Near Memory Processing-Dual In-line Memory (NMP-DIMM) system, the method including: determining, by an adaptive latency module of the NMP-DIMM system, a synchronized read latency value for performing a read operation upon receiving a Multi-Purpose Register (MPR) read instruction from a host device communicatively connected with the NMP-DIMM system, wherein the MPR read instruction is received from the host device for training the NMP-DIMM system, wherein the synchronized read latency value is determined based on one or more read latency values associated with one or more memory units of the NMP-DIMM system; and synchronizing, by the adaptive latency module, one or more first type data paths and a second type data path in the NMP-DIMM system based on the determined synchronized read latency value.
-
公开(公告)号:US20230028071A1
公开(公告)日:2023-01-26
申请号:US17715158
申请日:2022-04-07
Applicant: Samsung Electronics Co., Ltd.
Inventor: Jonggeon Lee , Jinin So , Yongsuk Kwon , Kyungsoo Kim , Ilkwon Yun , Jeonghyeon Cho
Abstract: A memory module includes a device memory configured to store data and including a first memory area and a second memory area, and a controller including an accelerator circuit. The controller is configured to control the device memory, transmit a command to exclude the first memory area from the system memory map to a host processor in response to a mode change request, and modify a memory configuration register to exclude the first memory area from the memory configuration register. The accelerator circuit is configured to use the first memory area to perform an acceleration operation.
-
公开(公告)号:US11531496B2
公开(公告)日:2022-12-20
申请号:US17154030
申请日:2021-01-21
Applicant: Samsung Electronics Co., Ltd.
Inventor: Yongsuk Kwon , Jinin So , Jonggeon Lee , Kyungsoo Kim , Jin Jung , Jeonghyeon Cho
Abstract: Memory modules and memory systems having the same are provided. A memory module may include command/address terminals, data terminals, at least one monitoring terminal, a buffer, and a plurality of semiconductor memory devices. The buffer may be configured to receive and buffer data applied through the data terminals and a command/address applied through the command/address terminals to generate buffered write data and a buffered command/address. The buffer may be configured to buffer the buffered write data and the buffered command/address to generate module data and a module command/address, and store and then transmit at least one portion of the buffered write data as monitoring data through the at least one monitoring terminal. The plurality of semiconductor memory devices may be configured to receive and store the module data in response to the module command/address.
-
公开(公告)号:US12236099B2
公开(公告)日:2025-02-25
申请号:US18455668
申请日:2023-08-25
Applicant: Samsung Electronics Co., Ltd.
Inventor: Kyoungwan Woo , Kyungsoo Kim , Yongsuk Kwon , Nayeon Kim , Jinin So
Abstract: An accelerator module includes a plurality of memories and a controller. The controller includes a plurality of memory controllers, a plurality of processing units, and a managing circuit. The plurality of memory controllers and the plurality of memories form a plurality of memory sub-channels. The plurality of processing units perform computational operations on a plurality of data stored in or read from the plurality of memories. The managing circuit redistributes tasks performed by the plurality of processing units or changes connections between the plurality of memory controllers and the plurality of processing units in response to a first memory sub-channel and a first processing unit being in a heavy-workload state.
-
-
-
-
-
-
-
-
-