-
公开(公告)号:US09087780B2
公开(公告)日:2015-07-21
申请号:US13872468
申请日:2013-04-29
Applicant: Siliconware Precision Industries Co., Ltd.
Inventor: Wan-Ting Chen , Mu-Hsuan Chan , Yi-Chian Liao , Chun-Tang Lin , Yi-Che Lai
IPC: H01L23/48 , H01L23/28 , H01L21/56 , H01L23/538 , H01L23/31 , H01L23/00 , H01L23/498
CPC classification number: H01L21/561 , H01L21/56 , H01L21/563 , H01L21/565 , H01L21/78 , H01L23/28 , H01L23/31 , H01L23/3121 , H01L23/49827 , H01L23/49833 , H01L23/5384 , H01L24/81 , H01L24/83 , H01L24/94 , H01L24/96 , H01L24/97 , H01L2224/0401 , H01L2224/06181 , H01L2224/16145 , H01L2224/16225 , H01L2224/32145 , H01L2224/32225 , H01L2224/73204 , H01L2224/94 , H01L2224/97 , H01L2225/06513 , H01L2225/06517 , H01L2225/06541 , H01L2924/10253 , H01L2924/157 , H01L2924/15788 , H01L2924/3511 , H01L2924/3512 , H01L2924/00012 , H01L2224/81
Abstract: A semiconductor package is provided, including: a carrier; at least an interposer disposed on the carrier; an encapsulant formed on the carrier for encapsulating the interposer while exposing a top side of the interposer; a semiconductor element disposed on the top side of the interposer; and an adhesive formed between the interposer and the semiconductor element. By encapsulating the interposer with the encapsulant, warpage of the interposer is avoided and a planar surface is provided for the semiconductor element to be disposed thereon, thereby improving the reliability of electrical connection between the interposer and the semiconductor element.
Abstract translation: 提供半导体封装,包括:载体; 至少设置在所述载体上的插入件; 形成在所述载体上的密封剂,用于在暴露所述插入件的顶侧的同时封装所述插入件; 设置在所述插入件的顶侧的半导体元件; 以及形成在插入件和半导体元件之间的粘合剂。 通过用封装剂封装插入件,避免了插入器的翘曲,并且为了将半导体元件设置在其上提供平坦的表面,从而提高了插入件与半导体元件之间的电连接的可靠性。
-
公开(公告)号:US09754898B2
公开(公告)日:2017-09-05
申请号:US13922828
申请日:2013-06-20
Applicant: Siliconware Precision Industries Co., Ltd.
Inventor: Mu-Hsuan Chan , Wan-Ting Chen , Chun-Tang Lin , Yi-Che Lai
CPC classification number: H01L23/562 , H01L21/563 , H01L21/565 , H01L23/3114 , H01L24/97 , H01L2224/16225 , H01L2924/351 , H01L2924/00
Abstract: A semiconductor package is provided, which includes: a carrier; at least an interposer disposed on the carrier; an encapsulant formed on the carrier for encapsulating the interposer while exposing a top surface of the interposer; a redistribution layer formed on the encapsulant and the top surface of the interposer; and at least a semiconductor element disposed on the redistribution layer. The top surface of the interposer is flush with a surface of the encapsulant so as for the redistribution layer to have a planar surface for disposing the semiconductor element, thereby preventing warpage of the interposer and improving the reliability of electrical connection between the redistribution layer and the semiconductor element.
-
公开(公告)号:US20150255311A1
公开(公告)日:2015-09-10
申请号:US14716272
申请日:2015-05-19
Applicant: SILICONWARE PRECISION INDUSTRIES CO., LTD.
Inventor: Wan-Ting Chen , Mu-Hsuan Chan , Yi-Chian Liao , Chun-Tang Lin , Yi-Che Lai
CPC classification number: H01L21/561 , H01L21/56 , H01L21/563 , H01L21/565 , H01L21/78 , H01L23/28 , H01L23/31 , H01L23/3121 , H01L23/49827 , H01L23/49833 , H01L23/5384 , H01L24/81 , H01L24/83 , H01L24/94 , H01L24/96 , H01L24/97 , H01L2224/0401 , H01L2224/06181 , H01L2224/16145 , H01L2224/16225 , H01L2224/32145 , H01L2224/32225 , H01L2224/73204 , H01L2224/94 , H01L2224/97 , H01L2225/06513 , H01L2225/06517 , H01L2225/06541 , H01L2924/10253 , H01L2924/157 , H01L2924/15788 , H01L2924/3511 , H01L2924/3512 , H01L2924/00012 , H01L2224/81
Abstract: A semiconductor package is provided, including: a carrier; at least an interposer disposed on the carrier; an encapsulant formed on the carrier for encapsulating the interposer while exposing a top side of the interposer; a semiconductor element disposed on the top side of the interposer; and an adhesive formed between the interposer and the semiconductor element. By encapsulating the interposer with the encapsulant, warpage of the interposer is avoided and a planar surface is provided for the semiconductor element to be disposed thereon, thereby improving the reliability of electrical connection between the interposer and the semiconductor element.
Abstract translation: 提供半导体封装,包括:载体; 至少设置在所述载体上的插入件; 形成在所述载体上的密封剂,用于在暴露所述插入件的顶侧的同时封装所述插入件; 设置在所述插入件的顶侧的半导体元件; 以及形成在插入件和半导体元件之间的粘合剂。 通过用封装剂封装插入件,避免了插入器的翘曲,并且为了将半导体元件设置在其上提供平坦的表面,从而提高了插入件与半导体元件之间的电连接的可靠性。
-
公开(公告)号:US09418874B2
公开(公告)日:2016-08-16
申请号:US14716272
申请日:2015-05-19
Applicant: Siliconware Precision Industries Co., Ltd.
Inventor: Wan-Ting Chen , Mu-Hsuan Chan , Yi-Chian Liao , Chun-Tang Lin , Yi-Che Lai
IPC: H01L21/00 , H01L21/56 , H01L23/28 , H01L23/538 , H01L23/31 , H01L23/00 , H01L23/498 , H01L21/78
CPC classification number: H01L21/561 , H01L21/56 , H01L21/563 , H01L21/565 , H01L21/78 , H01L23/28 , H01L23/31 , H01L23/3121 , H01L23/49827 , H01L23/49833 , H01L23/5384 , H01L24/81 , H01L24/83 , H01L24/94 , H01L24/96 , H01L24/97 , H01L2224/0401 , H01L2224/06181 , H01L2224/16145 , H01L2224/16225 , H01L2224/32145 , H01L2224/32225 , H01L2224/73204 , H01L2224/94 , H01L2224/97 , H01L2225/06513 , H01L2225/06517 , H01L2225/06541 , H01L2924/10253 , H01L2924/157 , H01L2924/15788 , H01L2924/3511 , H01L2924/3512 , H01L2924/00012 , H01L2224/81
Abstract: A semiconductor package is provided, including: a carrier; at least an interposer disposed on the carrier; an encapsulant formed on the carrier for encapsulating the interposer while exposing a top side of the interposer; a semiconductor element disposed on the top side of the interposer; and an adhesive formed between the interposer and the semiconductor element. By encapsulating the interposer with the encapsulant, warpage of the interposer is avoided and a planar surface is provided for the semiconductor element to be disposed thereon, thereby improving the reliability of electrical connection between the interposer and the semiconductor element.
Abstract translation: 提供半导体封装,包括:载体; 至少设置在所述载体上的插入件; 形成在所述载体上的密封剂,用于在暴露所述插入件的顶侧的同时封装所述插入件; 设置在所述插入件的顶侧的半导体元件; 以及形成在插入件和半导体元件之间的粘合剂。 通过用封装剂封装插入件,避免了插入器的翘曲,并且为了将半导体元件设置在其上提供平坦的表面,从而提高了插入件与半导体元件之间的电连接的可靠性。
-
5.
公开(公告)号:US20150014864A1
公开(公告)日:2015-01-15
申请号:US14074208
申请日:2013-11-07
Applicant: Siliconware Precision Industries Co., Ltd.
Inventor: Wan-Ting Chen , Chun-Tang Lin , Yi-Che Lai
CPC classification number: H01L24/97 , H01L21/561 , H01L23/3128 , H01L23/3135 , H01L24/16 , H01L2224/16235 , H01L2224/97 , H01L2924/15311 , H01L2924/18161 , H01L2924/351 , H01L2224/81 , H01L2924/00
Abstract: The present invention provides a semiconductor package and a method of fabricating the same. The semiconductor package includes a substrate, a package unit mounted on and electrically connected to the substrate, and a second encapsulant formed on the substrate and encapsulating the package unit. The package unit includes an interposer, a semiconductor chip mounted on the interposer in a flip-chip manner, and a first encapsulant formed on the interposer and encapsulating the semiconductor chip. The present invention reduces the fabricating time and increases the yield of the final product.
Abstract translation: 本发明提供一种半导体封装及其制造方法。 半导体封装包括衬底,安装在衬底上并电连接到衬底的封装单元,以及形成在衬底上并封装封装单元的第二密封剂。 封装单元包括插入器,以倒装芯片方式安装在插入器上的半导体芯片,以及形成在插入器上并封装半导体芯片的第一密封剂。 本发明减少了制造时间并提高了最终产品的产率。
-
公开(公告)号:US08829687B2
公开(公告)日:2014-09-09
申请号:US13722138
申请日:2012-12-20
Applicant: Siliconware Precision Industries Co., Ltd.
Inventor: Mu-Hsuan Chan , Wan-Ting Chen , Yi-Chian Liao , Chun-Tang Lin , Yi-Chi Lai
IPC: H01L23/48 , H01L21/00 , H01L21/78 , H01L23/00 , H01L23/498
CPC classification number: H01L23/49811 , H01L21/486 , H01L21/78 , H01L23/147 , H01L23/49827 , H01L24/19 , H01L24/96 , H01L2224/04105 , H01L2924/351 , H01L2924/3511 , H01L2924/00
Abstract: A semiconductor package is provided, which includes: a semiconductor substrate having opposite first and second surfaces; an adhesive layer formed on the first surface of the semiconductor substrate; at least a semiconductor chip disposed on the adhesive layer; an encapsulant formed on the adhesive layer for encapsulating the semiconductor chip; and a plurality of conductive posts penetrating the first and second surfaces of the semiconductor substrate and the adhesive layer and electrically connected to the semiconductor chip, thereby effectively reducing the fabrication cost, shortening the fabrication time and improving the product reliability.
Abstract translation: 提供一种半导体封装,其包括:具有相反的第一和第二表面的半导体衬底; 形成在所述半导体衬底的第一表面上的粘合剂层; 至少设置在所述粘合剂层上的半导体芯片; 形成在用于封装半导体芯片的粘合剂层上的密封剂; 以及贯穿半导体衬底的第一和第二表面和粘合剂层并且电连接到半导体芯片的多个导电柱,从而有效地降低了制造成本,缩短了制造时间并提高了产品的可靠性。
-
公开(公告)号:US20140084484A1
公开(公告)日:2014-03-27
申请号:US13922828
申请日:2013-06-20
Applicant: Siliconware Precision Industries Co., Ltd.
Inventor: Mu-Hsuan Chan , Wan-Ting Chen , Chun-Tang Lin , Yi-Che Lai
IPC: H01L23/00
CPC classification number: H01L23/562 , H01L21/563 , H01L21/565 , H01L23/3114 , H01L24/97 , H01L2224/16225 , H01L2924/351 , H01L2924/00
Abstract: A semiconductor package is provided, which includes: a carrier; at least an interposer disposed on the carrier; an encapsulant formed on the carrier for encapsulating the interposer while exposing a top surface of the interposer; a redistribution layer formed on the encapsulant and the top surface of the interposer; and at least a semiconductor element disposed on the redistribution layer. The top surface of the interposer is flush with a surface of the encapsulant so as for the redistribution layer to have a planar surface for disposing the semiconductor element, thereby preventing warpage of the interposer and improving the reliability of electrical connection between the redistribution layer and the semiconductor element.
Abstract translation: 提供一种半导体封装,其包括:载体; 至少设置在所述载体上的插入件; 形成在所述载体上的密封剂,用于在暴露所述插入件的顶表面的同时封装所述插入件; 在所述密封剂和所述插入件的顶表面上形成的再分布层; 以及设置在再分布层上的至少一个半导体元件。 插入器的顶表面与密封剂的表面齐平,以使再分布层具有用于设置半导体元件的平坦表面,从而防止插入件的翘曲,并提高再分布层与第二层之间的电连接的可靠性 半导体元件。
-
公开(公告)号:US20140084455A1
公开(公告)日:2014-03-27
申请号:US13722138
申请日:2012-12-20
Applicant: SILICONWARE PRECISION INDUSTRIES CO., LTD.
Inventor: Mu-Hsuan Chan , Wan-Ting Chen , Yi-Chian Liao , Chun-Tang Lin , Yi-Chi Lai
IPC: H01L23/498 , H01L21/78
CPC classification number: H01L23/49811 , H01L21/486 , H01L21/78 , H01L23/147 , H01L23/49827 , H01L24/19 , H01L24/96 , H01L2224/04105 , H01L2924/351 , H01L2924/3511 , H01L2924/00
Abstract: A semiconductor package is provided, which includes: a semiconductor substrate having opposite first and second surfaces; an adhesive layer formed on the first surface of the semiconductor substrate; at least a semiconductor chip disposed on the adhesive layer; an encapsulant formed on the adhesive layer for encapsulating the semiconductor chip; and a plurality of conductive posts penetrating the first and second surfaces of the semiconductor substrate and the adhesive layer and electrically connected to the semiconductor chip, thereby effectively reducing the fabrication cost, shortening the fabrication time and improving the product reliability.
Abstract translation: 提供一种半导体封装,其包括:具有相反的第一和第二表面的半导体衬底; 形成在所述半导体衬底的第一表面上的粘合剂层; 至少设置在所述粘合剂层上的半导体芯片; 形成在用于封装半导体芯片的粘合剂层上的密封剂; 以及贯穿半导体衬底的第一和第二表面和粘合剂层并且电连接到半导体芯片的多个导电柱,从而有效地降低了制造成本,缩短了制造时间并提高了产品的可靠性。
-
-
-
-
-
-
-