Stable source-coupled sense amplifier
    1.
    发明申请
    Stable source-coupled sense amplifier 有权
    稳定的源极耦合读出放大器

    公开(公告)号:US20070036012A1

    公开(公告)日:2007-02-15

    申请号:US11191709

    申请日:2005-07-28

    CPC classification number: G11C7/065 G11C11/22

    Abstract: An amplifier circuit and method is disclosed. The amplifier circuit includes an amplifier section (700), an equalization section (770), and an activation section (720). The P-channel transistors (702, 704) of the amplifier section are coupled to a supply terminal (802). The N-channel transistors (706,708) of the amplifier section are coupled between the P-channel transistors and the first and second input terminals (760, 762), respectively. In the activation section, first and second pull down transistors (722, 724) are coupled between the first and second input terminals, respectively, and a second power supply terminal (726). The control gates of the first and second pull down transistors are coupled to each other. In operation, a voltage signal applied to the first and second input terminals is amplified by the N-channel transistors. A control signal is then applied to couple the first and second input terminals to a supply voltage.

    Abstract translation: 公开了放大器电路和方法。 放大器电路包括放大器部分(700),均衡部分(770)和激活部分(720)。 放大器部分的P沟道晶体管(702,704)耦合到电源端子(802)。 放大器部分的N沟道晶体管(706,708)分别耦合在P沟道晶体管和第一和第二输入端(760,762)之间。 在激活部分中,第一和第二下拉晶体管(722,724)分别耦合在第一和第二输入端子与第二电源端子(726)之间。 第一和第二下拉晶体管的控制栅极彼此耦合。 在操作中,施加到第一和第二输入端的电压信号被N沟道晶体管放大。 然后施加控制信号以将第一和第二输入端耦合到电源电压。

    Low resistance plate line bus architecture
    2.
    发明申请
    Low resistance plate line bus architecture 有权
    低电阻板线总线架构

    公开(公告)号:US20070211510A1

    公开(公告)日:2007-09-13

    申请号:US11409628

    申请日:2006-04-24

    CPC classification number: G11C11/22 H01L27/11502

    Abstract: An FeRAM memory array wherein the plate lines run in the direction of word lines is described that provides a reduced plate line resistance in arrays having a common plate line connection. The lower plate line resistance reduces the magnitude of negative spikes on the plate line to reduce the potential for FeCap depolarization. Two or more plate lines of a plurality of columns of memory cells are interconnected along a bit line direction. Some or all of the plate lines of one or more columns of dummy memory cells may also be interconnected to reduce the plate line resistance and minimize any increase in the bit line capacitance for the active cells of the array. The improved FeRAM array provides a reduced data error rate, particularly at fast memory cycle times.

    Abstract translation: 描述了其中板线在字线方向上延伸的FeRAM存储器阵列,其在具有公共板线连接的阵列中提供减小的板线电阻。 下板线电阻降低了板线上负尖峰的幅度,以减少FeCap去极化的可能性。 多列存储器单元的两条或多条板条沿位线方向互连。 一个或多个虚拟存储器单元列的一些或全部平板线也可互连,以减小板线电阻并且最小化阵列的有源单元的位线电容的任何增加。 改进的FeRAM阵列提供了降低的数据错误率,特别是在快速的存储周期时间。

    Plateline voltage pulsing to reduce storage node disturbance in ferroelectric memory
    4.
    发明申请
    Plateline voltage pulsing to reduce storage node disturbance in ferroelectric memory 有权
    扁平电压脉冲以减少铁电存储器中的存储节点干扰

    公开(公告)号:US20050276089A1

    公开(公告)日:2005-12-15

    申请号:US10866834

    申请日:2004-06-14

    CPC classification number: G11C11/22

    Abstract: Methods (50, 70) and ferroelectric devices (102) are presented, in which pulses (113) are selectively applied to platelines (PL) of one or more non-selected ferroelectric memory cells (106) during memory access operations to mitigate cell storage node disturbances.

    Abstract translation: 提出了方法(50,70)和铁电装置(102),其中脉冲(113)在存储器访问操作期间被选择性地施加到一个或多个未选择的铁电存储器单元(106)的板条(PL),以减轻电池存储 节点干扰。

    Active float for the dummy bit lines in FeRAM
    5.
    发明授权
    Active float for the dummy bit lines in FeRAM 有权
    FeRAM中虚拟位线的主动浮点

    公开(公告)号:US07463504B2

    公开(公告)日:2008-12-09

    申请号:US11227936

    申请日:2005-09-15

    CPC classification number: G11C11/22 G11C7/12 G11C7/14

    Abstract: Methods are described for operating a FeRAM and other such memory devices in a manner that avoids over-voltage breakdown of the gate oxide in memory cells along dummy bit lines used at the edges of memory arrays, the methods comprising floating the dummy bit line during plate line pulsing activity. In one implementation of the present invention the method is applied to a FeRAM dummy cell having a plate line, a dummy bit line, a pass transistor, and a ferroelectric storage capacitor. The method comprises initially grounding the dummy bit line as a preferred pre-condition, however, this step may be considered an optional step if the storage node of the storage capacitor is otherwise grounded. The method then comprises floating the dummy bit line, activating a word line associated with the memory cell, and pulsing the plate line. Alternately, the method comprises applying a positive voltage bias to the dummy bit line in place of, or before floating the dummy bit line. The method may further optionally comprise grounding the dummy bit line after pulsing the plate line, and optionally disabling the word line after grounding the dummy bit line to precondition the cell for the next memory operation.

    Abstract translation: 描述了用于以避免在存储器阵列的边缘处沿着虚拟位线的存储器单元中的栅极氧化物的过压击穿的方式来操作FeRAM和其它这样的存储器件的方法,所述方法包括在板期间浮置虚拟位线 线脉冲活动。 在本发明的一个实施方式中,该方法被应用于具有板线,伪位线,传输晶体管和铁电存储电容器的FeRAM虚拟单元。 该方法包括首先将虚拟位线接地作为优选的前提条件,然而,如果存储电容器的存储节点以其他方式接地,则该步骤可以被认为是可选步骤。 该方法然后包括浮置虚拟位线,激活与存储器单元相关联的字线,以及脉冲板线。 或者,该方法包括将代替虚拟位线或浮置虚拟位线之前的正电压偏压施加到虚拟位线。 该方法可以进一步可选地包括在脉冲板线之后对虚拟位线进行接地,并且可选地在使虚拟位线接地之后禁用字线,以对单元进行下一个存储器操作的预处理。

    Scrambling method to reduce wordline coupling noise
    6.
    发明申请
    Scrambling method to reduce wordline coupling noise 有权
    加扰法减少字线耦合噪声

    公开(公告)号:US20060081944A1

    公开(公告)日:2006-04-20

    申请号:US10968798

    申请日:2004-10-18

    Applicant: Sudhir Madan

    Inventor: Sudhir Madan

    CPC classification number: G11C11/22 G11C5/063 G11C8/14 H01L27/11502

    Abstract: A memory circuit and method to reduce array noise due to wordline coupling is disclosed. The circuit includes a plurality of memory cells arranged in rows (702, 704, and 706) and columns (750, 752). Each row has a first part (1102) and a second part (1108). A first conductor (750) is coupled to a respective column of memory cells in each first part. A second conductor (752) is coupled to a respective column in each second part. A third conductor is coupled to a control terminal of each memory cell in the first part (1102) of a first row and the second part (1108) of a second row.

    Abstract translation: 公开了一种用于减少由于字线耦合引起的阵列噪声的存储电路和方法。 电路包括排列成行(702,704和706)和列(750,752)的多个存储单元。 每排具有第一部分(1102)和第二部分(1108)。 第一导体(750)耦合到每个第一部分中的存储器单元的相应列。 第二导体(752)在每个第二部分中耦合到相应的列。 第三导体耦合到第一行的第一部分(1102)中的每个存储器单元的控制端子和第二行的第二部分(1108)。

    Zero cancellation scheme to reduce plateline voltage in ferroelectric memory
    7.
    发明申请
    Zero cancellation scheme to reduce plateline voltage in ferroelectric memory 有权
    零取消方案,以减少铁电存储器中的线路电压

    公开(公告)号:US20050146913A1

    公开(公告)日:2005-07-07

    申请号:US10748041

    申请日:2003-12-29

    Applicant: Sudhir Madan

    Inventor: Sudhir Madan

    CPC classification number: G11C11/22

    Abstract: Ferroelectric memory devices and methods are provided, wherein a cell plateline signal is applied to a ferroelectric target cell capacitor and a zero cancellation capacitor is coupled with a bitline during a memory read operation. A negative pulse is applied to the zero cancellation capacitor during the cell plateline pulse to reduce the voltage on the bitline, thereby facilitating reduced cell plateline voltage levels while still allowing a high percentage of the ferroelectric saturation voltage to be applied across the ferroelectric cell capacitor.

    Abstract translation: 提供了铁电存储器件和方法,其中在存储器读取操作期间,将单元板线信号施加到铁电靶电池电容器,并且零消除电容器与位线耦合。 在单元板线脉冲期间,负零脉冲施加到零消除电容器,以降低位线上的电压,从而有助于降低电池板电压电平,同时仍然允许将高百分比的铁电饱和电压施加在铁电单元电容器两端。

    High granularity redundancy for ferroelectric memories
    8.
    发明申请
    High granularity redundancy for ferroelectric memories 审中-公开
    铁电存储器的高粒度冗余

    公开(公告)号:US20070038805A1

    公开(公告)日:2007-02-15

    申请号:US11200390

    申请日:2005-08-09

    CPC classification number: G11C29/848 G11C11/22 G11C29/816

    Abstract: A scheme for dealing with or handling faulty ‘grains’ or portions of a nonvolatile ferroelectric memory array is disclosed. In one example, a grain of the memory is less than a column high and less than a row wide. A replacement operation is performed on the memory portion when a repair programming group finds that an address of the portion corresponds to a failed row address and a failed column address.

    Abstract translation: 公开了处理或处理有缺陷的“晶粒”或非易失性铁电存储器阵列的部分的方案。 在一个示例中,存储器的颗粒小于高和小于行宽的列。 当修复编程组发现部分的地址对应于失败的行地址和故障列地址时,对存储器部分执行替换操作。

    Accelerated low power fatigue testing of fram
    9.
    发明申请
    Accelerated low power fatigue testing of fram 有权
    框架加速低功率疲劳试验

    公开(公告)号:US20060107095A1

    公开(公告)日:2006-05-18

    申请号:US11260987

    申请日:2005-10-28

    CPC classification number: G11C29/50 G11C11/22 G11C2029/5002

    Abstract: Systems and methods fatigue a ferroelectric memory device. Within a single cycle, a group of selected ferroelectric memory cells is fatigued by reading a first logical value from the cells while also writing a second logical value to the memory cells. The first logical value is temporarily stored into latches of sense amplifiers associated with the selected memory cells in order to decipher logical values. Subsequently, the first logical value is written back to the ferroelectric memory cells and a cycle of the fatigue operation is ended.

    Abstract translation: 系统和方法使铁电存储器件疲劳。 在单个周期内,通过从单元读取第一逻辑值,同时向存储单元写入第二逻辑值,使一组选定的铁电存储单元疲劳。 将第一逻辑值临时存储到与所选择的存储器单元相关联的读出放大器的锁存器中,以便解密逻辑值。 随后,将第一逻辑值写回到铁电存储单元,并且结束疲劳操作的循环。

    BITLINE PRECHARGE TIMING SCHEME TO IMPROVE SIGNAL MARGIN
    10.
    发明申请
    BITLINE PRECHARGE TIMING SCHEME TO IMPROVE SIGNAL MARGIN 有权
    用于改进信号标记的BITLINE PRECHARGE时序方案

    公开(公告)号:US20050105354A1

    公开(公告)日:2005-05-19

    申请号:US10717146

    申请日:2003-11-18

    Applicant: Sudhir Madan

    Inventor: Sudhir Madan

    CPC classification number: G11C11/22

    Abstract: A memory circuit and method to improve signal margin is disclosed. The circuit includes a memory array arranged in rows 702, 704, 706 and columns 750, 752 of memory cells. Each row of memory cells is connected to a respective wordline. Each column of memory cells is connected to one of a bitline and a complementary bitline. An active wordline accesses a respective row of memory cells. The memory circuit includes a plurality of precharge circuits 724, 726, 728. Each precharge circuit is connected to a respective column of memory cells and coupled to receive a precharge signal PRE. An active precharge signal renders a respective precharge circuit conductive. A control and decode circuit 700 changes an inactive wordline signal to an active wordline signal while the precharge signal is active.

    Abstract translation: 公开了一种改善信号余量的存储电路和方法。 电路包括布置在存储器单元的行702,704,706和列750,752中的存储器阵列。 存储单元的每行连接到相应的字线。 每列存储器单元连接到位线和互补位线之一。 活动字线访问相应行的存储单元。 存储器电路包括多个预充电电路724,726,728。每个预充电电路连接到相应的存储单元列并被耦合以接收预充电信号PRE。 有源预充电信号使相应的预充电电路导通。 当预充电信号有效时,控制和解码电路700将非活动字线信号改变为有效字线信号。

Patent Agency Ranking