Semiconductor memory device having extended period for outputting data
    2.
    发明授权
    Semiconductor memory device having extended period for outputting data 失效
    具有用于输出数据的延长周期的半导体存储器件

    公开(公告)号:US4707811A

    公开(公告)日:1987-11-17

    申请号:US674313

    申请日:1984-11-23

    摘要: A semiconductor memory device has an operational mode such as a nibble mode or page mode, a first address strobe signal is kept in an active state, and a second address strobe signal is successively switched between an active state and standby state, thereby enabling successive data output. Previous output data is reset once, in accordance with the switchover of the second address strobe signal to the active state while the first address strobe signal is in the active state, before outputting data, and the reset operation for outputting is also performed when both the first and second address strobe signals are switched to the standby state, so that the period in which the data is output is expanded.

    摘要翻译: 半导体存储器件具有诸如半字节模式或页面模式的操作模式,第一地址选通信号保持在活动状态,并且第二地址选通信号在活动状态和待机状态之间被连续切换,从而使能连续的数据 输出。 在输出数据之前,根据第二地址选通信号切换到激活状态的先前输出数据被复位一次,而在输出数据之前也执行用于输出的复位操作 第一和第二地址选通信号被切换到待机状态,从而扩展数据输出的周期。

    Integrated circuit device
    3.
    发明授权
    Integrated circuit device 失效
    集成电路器件

    公开(公告)号:US4903111A

    公开(公告)日:1990-02-20

    申请号:US265275

    申请日:1988-10-25

    摘要: A semiconductor integrated circuit device having a fuse-blown type ROM for storing information concerning defective bits for the replacement of defective bits in a semiconductor memory device, etc., with redundant bits. The integrated circuit device comprises fuses for constituting the ROM, pads for supplying a melting current to the fuses, and PN junctions each being formed, for example, by a semiconductor substrate and a diffusion layer formed on the semiconductor substrate. Each of the fuses is melted by applying voltage to a circuit connecting the PN junction, the fuse, and the pad so that the PN junction is forward biased, thereby supplying a large current to the fuse.

    摘要翻译: 一种半导体集成电路器件,具有熔丝熔断型ROM,用于存储关于半导体存储器件等中的有缺陷的位的替换的缺陷位的信息等。 集成电路装置包括用于构成ROM的保险丝,用于向保险丝提供熔化电流的焊盘,以及例如由形成在半导体衬底上的半导体衬底和扩散层形成的PN结。 通过向连接PN结,熔丝和焊盘的电路施加电压来熔化每个保险丝,使得PN结正向偏置,从而向保险丝提供大电流。

    Dynamic semiconductor memory device
    4.
    发明授权
    Dynamic semiconductor memory device 失效
    动态半导体存储器件

    公开(公告)号:US4597059A

    公开(公告)日:1986-06-24

    申请号:US535987

    申请日:1983-09-26

    CPC分类号: G11C11/4085 G11C8/14

    摘要: A dynamic semiconductor memory device comprising: (1) one-transistor one-capacitor type memory cells connected between word lines and bit lines and (2) flip-flops, each flip-flop being connected between a pair of word lines to clamp an unselected word line in the pair of word lines to the low voltage of a power source, thereby preventing a subsequent erroneous reading operation as a result of an increase in potential of the unselected word line.

    摘要翻译: 一种动态半导体存储器件,包括:(1)连接在字线和位线之间的单晶体管单电容型存储单元,以及(2)触发器,每个触发器连接在一对字线之间以钳位未选择的 在一对字线中的字线到电源的低电压,从而防止作为未选择字线的电位增加的结果的随后的错误读取操作。

    Dynamic semiconductor memory device
    5.
    发明授权
    Dynamic semiconductor memory device 失效
    动态半导体存储器件

    公开(公告)号:US4578776A

    公开(公告)日:1986-03-25

    申请号:US555891

    申请日:1983-11-28

    CPC分类号: G11C11/4074

    摘要: A dynamic semiconductor memory device includes a one-transistor one-capacitor type dynamic memory cell and a voltage dividing circuit having a potential providing terminal for providing an intermediate potential between the potential of the power supply and ground potential. One electrode of the capacitor in the memory cell is connected to the potential providing terminal. The voltage dividing circuit includes a potential switching circuit which changes the intermediate potential synchronously with an internal clock signal for selecting a word line, thus preventing a read error.

    摘要翻译: 动态半导体存储器件包括单晶体管单电容型动态存储单元和分压电路,其具有用于在电源的电位和地电位之间提供中间电位的电位提供端。 存储单元中的电容器的一个电极连接到电位提供端子。 分压电路包括电位切换电路,其与用于选择字线的内部时钟信号同步地改变中间电位,从而防止读取错误。

    Semiconductor memory device having stacked capacitor-type memory cells
    7.
    发明授权
    Semiconductor memory device having stacked capacitor-type memory cells 失效
    具有层叠电容器型存储单元的半导体存储器件

    公开(公告)号:US4641166A

    公开(公告)日:1987-02-03

    申请号:US560171

    申请日:1983-12-12

    CPC分类号: H01L27/10808

    摘要: In a semiconductor memory device having stacked capacitor-type memory cells, the capacitor of each memory cell comprises an electrode, an insulating layer, and a counter electrode. The electrode is connected electrically to a source or drain region of a transfer transistor and extends over a part of a word line adjacent to another word line serving a gate electrode of the transfer transistor, at which part no memory cell is formed.

    摘要翻译: 在具有层叠电容器型存储单元的半导体存储器件中,每个存储单元的电容器包括电极,绝缘层和对电极。 电极电连接到转移晶体管的源极或漏极区域,并且延伸到与传送晶体管的栅电极相连的另一个字线相邻的字线的一部分上,在该部分没有形成存储单元。

    Semiconductor memory device having active pull-up circuits
    9.
    发明授权
    Semiconductor memory device having active pull-up circuits 失效
    具有有源上拉电路的半导体存储器件

    公开(公告)号:US4601017A

    公开(公告)日:1986-07-15

    申请号:US561964

    申请日:1983-12-15

    CPC分类号: G11C11/4094

    摘要: A semiconductor memory device comprises active pull-up circuits (APU.sub.1, APU.sub.2) each provided for one bit line (BL.sub.1, BL.sub.1). Each active pull-up circuit (APU.sub.1) has connections to two bit lines. That is, an active pull-up circuit (APU.sub.1) for a first bit line (BL.sub.1) comprises a first transistor (Q.sub.1) connected between a power supply terminal (V.sub.CC) and the first bit line, a second transistor (Q.sub.2) connected between the gate of the first transistor and the first bit line, and a capacitor (C.sub.1) connected to the gate of the first transistor. The gate of the second transistor is connected to a second bit line (BL.sub.1) which is paired with the first bit line. The capacitor receives an active pull-up signal (.phi..sub.AP). A circuit (Q.sub.3, Q.sub.4, Q.sub.5) is provided for transmitting a high level potential to the gate (N.sub.1) of the first transistor to precharge the capacitor.

    摘要翻译: 半导体存储器件包括各自提供给一个位线(BL1,<上升和下降B1)的有源上拉电路(APU1,APU2)。 每个有源上拉电路(APU1)连接到两个位线。 也就是说,用于第一位线(BL1)的有源上拉电路(APU1)包括连接在电源端(VCC)和第一位线之间的第一晶体管(Q1),第二晶体管(Q2) 第一晶体管的栅极和第一位线,以及连接到第一晶体管的栅极的电容器(C1)。 第二晶体管的栅极连接到与第一位线配对的第二位线(&上和下)。 电容接收有源上拉信号(phi AP)。 提供电路(Q3,Q4,Q5),用于向第一晶体管的栅极(N1)发送高电平电位,以对电容器进行预充电。

    Semiconductor memory device having stacked-capacitor type memory cells
    10.
    发明授权
    Semiconductor memory device having stacked-capacitor type memory cells 失效
    具有堆叠电容器型存储单元的半导体存储器件

    公开(公告)号:US4754313A

    公开(公告)日:1988-06-28

    申请号:US93128

    申请日:1987-09-02

    摘要: A semiconductor memory device including: a substrate; a plurality of word lines; a plurality of bit lines; and a plurality of memory cells, each positioned at an intersection defined by one of the word lines and one of the bit lines and including a transfer transistor and a capacitor. Each of the memory cells has a first insulating layer covering a gate of the transfer transistor. The capacitor in each memory cell includes a second conductive layer which contacts one of source and drain regions of the transfer transistor in the memory cell, through the first insulating layer, and extends over the gate of the transfer transistor, a second insulating layer formed on the first conductive layer, and a second conductive layer extending over the second insulating layer. The semiconductor memory device further includes an additional conductive layer directly connected to the other of the source and drain regions of the transfer transistor in the memory cell, through the first insulating layer covering same, and extending over the gate of the adjoining transfer transistors. Each bit line is connected to the other of the source and drain regions through the additional conductive layer. A method for manufacturing a semiconductor memory device having the above construction.

    摘要翻译: 一种半导体存储器件,包括:衬底; 多个字线; 多个位线; 以及多个存储单元,每个存储单元位于由字线之一和一个位线限定的交点处,并且包括转移晶体管和电容器。 每个存储单元具有覆盖转移晶体管的栅极的第一绝缘层。 每个存储单元中的电容器包括第二导电层,其通过第一绝缘层接触存储单元中的转移晶体管的源区和漏区之一,并延伸在转移晶体管的栅极上,第二绝缘层形成在 第一导电层和在第二绝缘层上延伸的第二导电层。 半导体存储器件还包括通过覆盖其的第一绝缘层直接连接到存储单元中的传输晶体管的源极和漏极区域中的另一个的另外的导电层,并且在相邻的转移晶体管的栅极上延伸。 每个位线通过附加导电层连接到另一个源极和漏极区域。 一种具有上述结构的半导体存储器件的制造方法。