-
公开(公告)号:US20070057367A1
公开(公告)日:2007-03-15
申请号:US11556156
申请日:2006-11-02
申请人: Young-Hee SONG , Il-Heung CHOI , Jeong-Jin KIM , Hae-Jeong SOHN , Chung-Woo LEE
发明人: Young-Hee SONG , Il-Heung CHOI , Jeong-Jin KIM , Hae-Jeong SOHN , Chung-Woo LEE
IPC分类号: H01L23/34
CPC分类号: H01L24/05 , H01L23/3128 , H01L23/4951 , H01L23/49575 , H01L23/525 , H01L23/5389 , H01L24/03 , H01L24/06 , H01L24/48 , H01L24/49 , H01L24/73 , H01L25/0655 , H01L25/0657 , H01L2224/0231 , H01L2224/0401 , H01L2224/04042 , H01L2224/05082 , H01L2224/05116 , H01L2224/05118 , H01L2224/05155 , H01L2224/0516 , H01L2224/05554 , H01L2224/05556 , H01L2224/05616 , H01L2224/05618 , H01L2224/05624 , H01L2224/05647 , H01L2224/05655 , H01L2224/05657 , H01L2224/0566 , H01L2224/05669 , H01L2224/32145 , H01L2224/32225 , H01L2224/32245 , H01L2224/48091 , H01L2224/48095 , H01L2224/48227 , H01L2224/48235 , H01L2224/48247 , H01L2224/4826 , H01L2224/48463 , H01L2224/48471 , H01L2224/49113 , H01L2224/73215 , H01L2224/73265 , H01L2225/0651 , H01L2225/06524 , H01L2225/06527 , H01L2225/06555 , H01L2225/06558 , H01L2225/06575 , H01L2225/06582 , H01L2225/06586 , H01L2924/00014 , H01L2924/01004 , H01L2924/01005 , H01L2924/01006 , H01L2924/01013 , H01L2924/01014 , H01L2924/01018 , H01L2924/01022 , H01L2924/01027 , H01L2924/01028 , H01L2924/01029 , H01L2924/0103 , H01L2924/0105 , H01L2924/01068 , H01L2924/01078 , H01L2924/014 , H01L2924/04941 , H01L2924/10161 , H01L2924/13091 , H01L2924/14 , H01L2924/15311 , H01L2924/181 , H01L2924/19041 , H01L2924/30105 , H01L2924/00 , H01L2924/00012 , H01L2224/45099
摘要: A semiconductor chip comprises a semiconductor substrate having integrated circuits formed on a cell region and a peripheral circuit region adjacent to each other. A bond pad-wiring pattern is formed on the semiconductor substrate. A pad-rearrangement pattern is electrically connected to the bond pad-wiring pattern. The pad-rearrangement pattern includes a bond pad disposed over at least a part of the cell region. The bond pad-wiring pattern is formed substantially in a center region of the semiconductor substrate. Thus, with the embodiments of the present invention, the overall chip size can thereby be substantially reduced and an MCP can be fabricated without the problems mentioned above.
-
公开(公告)号:US20070057383A1
公开(公告)日:2007-03-15
申请号:US11556153
申请日:2006-11-02
申请人: Young-Hee SONG , Il-Heung CHOI , Jeong-Jin KIM , Hae-Jeong SOHN , Chung-Woo LEE
发明人: Young-Hee SONG , Il-Heung CHOI , Jeong-Jin KIM , Hae-Jeong SOHN , Chung-Woo LEE
IPC分类号: H01L23/48
CPC分类号: H01L24/05 , H01L23/3128 , H01L23/4951 , H01L23/49575 , H01L23/525 , H01L23/5389 , H01L24/03 , H01L24/06 , H01L24/48 , H01L24/49 , H01L24/73 , H01L25/0655 , H01L25/0657 , H01L2224/0231 , H01L2224/0401 , H01L2224/04042 , H01L2224/05082 , H01L2224/05116 , H01L2224/05118 , H01L2224/05155 , H01L2224/0516 , H01L2224/05554 , H01L2224/05556 , H01L2224/05616 , H01L2224/05618 , H01L2224/05624 , H01L2224/05647 , H01L2224/05655 , H01L2224/05657 , H01L2224/0566 , H01L2224/05669 , H01L2224/32145 , H01L2224/32225 , H01L2224/32245 , H01L2224/48091 , H01L2224/48095 , H01L2224/48227 , H01L2224/48235 , H01L2224/48247 , H01L2224/4826 , H01L2224/48463 , H01L2224/48471 , H01L2224/49113 , H01L2224/73215 , H01L2224/73265 , H01L2225/0651 , H01L2225/06524 , H01L2225/06527 , H01L2225/06555 , H01L2225/06558 , H01L2225/06575 , H01L2225/06582 , H01L2225/06586 , H01L2924/00014 , H01L2924/01004 , H01L2924/01005 , H01L2924/01006 , H01L2924/01013 , H01L2924/01014 , H01L2924/01018 , H01L2924/01022 , H01L2924/01027 , H01L2924/01028 , H01L2924/01029 , H01L2924/0103 , H01L2924/0105 , H01L2924/01068 , H01L2924/01078 , H01L2924/014 , H01L2924/04941 , H01L2924/10161 , H01L2924/13091 , H01L2924/14 , H01L2924/15311 , H01L2924/181 , H01L2924/19041 , H01L2924/30105 , H01L2924/00 , H01L2924/00012 , H01L2224/45099
摘要: A semiconductor chip comprises a semiconductor substrate having integrated circuits formed on a cell region and a peripheral circuit region adjacent to each other. A bond pad-wiring pattern is formed on the semiconductor substrate. A pad-rearrangement pattern is electrically connected to the bond pad-wiring pattern. The pad-rearrangement pattern includes a bond pad disposed over at least a part of the cell region. The bond pad-wiring pattern is formed substantially in a center region of the semiconductor substrate. Thus, with the embodiments of the present invention, the overall chip size can thereby be substantially reduced and an MCP can be fabricated without the problems mentioned above.
摘要翻译: 半导体芯片包括具有形成在单元区域和彼此相邻的外围电路区域的集成电路的半导体基板。 在半导体衬底上形成接合焊盘布线图形。 焊盘重排图案电连接到接合焊盘布线图案。 垫重排图案包括设置在单元区域的至少一部分上的接合焊盘。 接合焊盘布线图形基本上形成在半导体衬底的中心区域中。 因此,利用本发明的实施例,由此可以大大减小总体芯片尺寸,并且可以制造MCP而没有上述问题。
-