INTEGRATED CIRCUITS
    1.
    发明申请
    INTEGRATED CIRCUITS 审中-公开

    公开(公告)号:US20180012900A1

    公开(公告)日:2018-01-11

    申请号:US15541986

    申请日:2015-01-29

    CPC classification number: H01L27/11521 G11C16/0433 H01L27/1156

    Abstract: The present subject matter relates to an integrated circuit comprising an erasable programmable read only memory (EPROM) array having a plurality of EPROM cells disposed in rows and columns, wherein one or more EPROM cells located at predetermined positions in the EPROM array are selectively dischargeable. The one or more EPROM cells comprise a EPROM transistor having a first conductive layer to store electrons upon the EPROM transistor being programmed and a control metal oxide semiconductor field-effect transistor (MOSFET) electrically connected to the first conductive layer to provide an electron leakage path to dissipate the electrons stored in the first conductive layer in a predetermined leak time period.

    Printhead assembly
    3.
    发明授权

    公开(公告)号:US10173420B2

    公开(公告)日:2019-01-08

    申请号:US15558618

    申请日:2015-07-30

    Abstract: The present subject matter relates to a printhead assembly comprising a plurality of print nozzles in a nozzle array. Each of the plurality of print nozzles is coupled to a printhead firing resistor, the printhead firing resistor being individually addressable. A print control circuit is to actuate the printhead firing resistor. In accordance with one example implementation of the present subject matter, the print control circuit comprises pull-down resistors made of Tantalum-Aluminum (Ta—Al).

    Addressing an EPROM
    4.
    发明授权

    公开(公告)号:US10081178B2

    公开(公告)日:2018-09-25

    申请号:US15877971

    申请日:2018-01-23

    Abstract: Addressing an EPROM on a printhead is described. In an example, a printhead includes an electronically programmable read-only memory (EPROM) having a plurality of cells arranged in rows and columns, each of the cells having a addressing port, a row select port, and a column select port. A conductor is coupled to the addressing portion of each of the plurality of cells. A column shift register is coupled to the column select ports of the plurality of cells, the column shift register having a register location for each column of the plurality of cells and having an input to receive a first input signal. A row shift register is coupled to row select ports of the plurality of cells, the row shift register having a register location for each row of the plurality of cells and having an input to receive a second input signal.

    Integrated circuits
    9.
    发明授权

    公开(公告)号:US10224335B2

    公开(公告)日:2019-03-05

    申请号:US15541986

    申请日:2015-01-29

    Abstract: The present subject matter relates to an integrated circuit comprising an erasable programmable read only memory (EPROM) array having a plurality of EPROM cells disposed in rows and columns, wherein one or more EPROM cells located at predetermined positions in the EPROM array are selectively dischargeable. The one or more EPROM cells comprise a EPROM transistor having a first conductive layer to store electrons upon the EPROM transistor being programmed and a control metal oxide semiconductor field-effect transistor (MOSFET) electrically connected to the first conductive layer to provide an electron leakage path to dissipate the electrons stored in the first conductive layer in a predetermined leak time period.

Patent Agency Ranking