-
公开(公告)号:US12117886B2
公开(公告)日:2024-10-15
申请号:US18449890
申请日:2023-08-15
Applicant: INTEL CORPORATION
Inventor: Jianfang Zhu , Deepak Samuel Kirubakaran , Raoul Rivas Toledano , Chee Lim Nge , Rajshree Chabukswar , James Hermerding, II , Sudheer Nair , William Braun , Zhongsheng Wang , Russell Fenger , Udayan Kapaley
IPC: G06F1/32 , G06F1/3228 , G06F1/329 , G06F9/38 , G06F9/48
CPC classification number: G06F1/329 , G06F1/3228 , G06F9/3836 , G06F9/4812 , G06F9/4893
Abstract: In one embodiment, a processor includes: at least one core; and a power controller coupled to the at least one core. The power controller may include: a workload monitor circuit to calculate a background task ratio based on a first amount of time that the at least one core executed background tasks during an active duration; and a control circuit to dynamically apply a power management policy for a background mode when the background task ratio exceeds a background mode threshold, the power management policy for the background mode to reduce power consumption of the processor. Other embodiments are described and claimed.
-
2.
公开(公告)号:US20210304096A1
公开(公告)日:2021-09-30
申请号:US16833125
申请日:2020-03-27
Applicant: Intel Corporation
Inventor: Deepak Samuel Kirubakaran , Venkateshan Udhayan , Atsuo Kuwahara , Rajshree Chabukswar , Ramakrishnan Sivakumar , William Braun , Noam Ginsburg , Jianfeng Zhu , Paul Diefenbaugh , Kristoffer Fleming , Keerthanna Mohan
IPC: G06Q10/06 , G06F16/9535 , G06F16/903
Abstract: Techniques and mechanisms to dynamically prioritize communication of a data flow based on an indication of a user's interest in a particular task. In an embodiment, data flows correspond to different respective tasks that are executed with a host operating system. An output of a human interface device indicates whether, at a particular time, a user of a computer device is interested in one particular task over another task. Where greater user interest in a first task is indicated, a first packet type corresponding to the first task is assigned a relatively high priority, as compared to a second packet type which corresponds to a second task. Based on the priority, a resource of the network interface is selectively made available (or prevented from being made available) for the communication of a given packet. In another embodiment, the resource includes a queue of the network interface.
-
公开(公告)号:US20240152373A1
公开(公告)日:2024-05-09
申请号:US17983425
申请日:2022-11-09
Applicant: Intel Corporation
Inventor: Raoul Rivas Toledano , Brandon Luk , William Braun
IPC: G06F9/455
CPC classification number: G06F9/45558 , G06F2009/45583 , G06F2009/45591
Abstract: In one embodiment, a method includes: receiving, in a first circuit of a processor, an indication of an entry of the processor into a first virtual machine, the processor to execute in a virtual machine environment having a root partition and at least one virtual partition comprising the first virtual machine; allocating a first hardware feedback structure for the root partition and allocating a second hardware feedback structure for the at least one virtual partition; populating the first hardware feedback structure with first performance and efficiency information regarding a plurality of cores of the processor; populating the second hardware feedback structure with the first performance and efficiency information regarding the plurality of cores of the processor; and providing the first performance and efficiency information from the second hardware feedback structure to a virtual machine scheduler of the at least one virtual partition. Other embodiments are described and claimed.
-
公开(公告)号:US11775047B2
公开(公告)日:2023-10-03
申请号:US17879256
申请日:2022-08-02
Applicant: INTEL CORPORATION
Inventor: Jianfang Zhu , Deepak Samuel Kirubakaran , Raoul Rivas Toledano , Chee Lim Nge , Rajshree Chabukswar , James Hermerding, II , Sudheer Nair , William Braun , Zhongsheng Wang , Russell Fenger , Udayan Kapaley
IPC: G06F1/32 , G06F1/329 , G06F1/3228 , G06F9/38 , G06F9/48
CPC classification number: G06F1/329 , G06F1/3228 , G06F9/3836 , G06F9/4812 , G06F9/4893
Abstract: In one embodiment, a processor includes: at least one core; and a power controller coupled to the at least one core. The power controller may include: a workload monitor circuit to calculate a background task ratio based on a first amount of time that the at least one core executed background tasks during an active duration; and a control circuit to dynamically apply a power management policy for a background mode when the background task ratio exceeds a background mode threshold, the power management policy for the background mode to reduce power consumption of the processor. Other embodiments are described and claimed.
-
公开(公告)号:US20220374066A1
公开(公告)日:2022-11-24
申请号:US17879256
申请日:2022-08-02
Applicant: INTEL CORPORATION
Inventor: JIANFANG ZHU , Deepak Samuel Kirubakaran , Raoul Rivas Toledano , Chee Lim Nge , Rajshree Chabukswar , James Hermerding, II , Sudheer Nair , William Braun , Zhongsheng Wang , Russell Fenger , Udayan Kapaley
IPC: G06F1/329 , G06F1/3228 , G06F9/38 , G06F9/48
Abstract: In one embodiment, a processor includes: at least one core; and a power controller coupled to the at least one core. The power controller may include: a workload monitor circuit to calculate a background task ratio based on a first amount of time that the at least one core executed background tasks during an active duration; and a control circuit to dynamically apply a power management policy for a background mode when the background task ratio exceeds a background mode threshold, the power management policy for the background mode to reduce power consumption of the processor. Other embodiments are described and claimed.
-
6.
公开(公告)号:US20240045490A1
公开(公告)日:2024-02-08
申请号:US18449890
申请日:2023-08-15
Applicant: INTEL CORPORATION
Inventor: Jianfang Zhu , Deepak Samuel Kirubakaran , Raoul Rivas Toledano , Chee Lim Nge , Rajshree Chabukswar , James Hermerding, II , Sudheer Nair , William Braun , Zhongsheng Wang , Russell Fenger , Udayan Kapaley
IPC: G06F1/329 , G06F1/3228 , G06F9/38 , G06F9/48
CPC classification number: G06F1/329 , G06F1/3228 , G06F9/3836 , G06F9/4812 , G06F9/4893
Abstract: In one embodiment, a processor includes: at least one core; and a power controller coupled to the at least one core. The power controller may include: a workload monitor circuit to calculate a background task ratio based on a first amount of time that the at least one core executed background tasks during an active duration; and a control circuit to dynamically apply a power management policy for a background mode when the background task ratio exceeds a background mode threshold, the power management policy for the background mode to reduce power consumption of the processor. Other embodiments are described and claimed.
-
7.
公开(公告)号:US11733761B2
公开(公告)日:2023-08-22
申请号:US16728899
申请日:2019-12-27
Applicant: Intel Corporation
Inventor: Vishal Sinha , Paul Diefenbaugh , Kristoffer Fleming , Raoul Rivas Toledano , Deepak Samuel Kirubakaran , William Braun
IPC: G06F1/32 , G06F1/3231 , G06F3/01 , G06F3/03
CPC classification number: G06F1/3231 , G06F3/013 , G06F3/0304
Abstract: Methods and apparatus to manage power and performance of computing devices based on user presence are disclosed. An apparatus includes an engagement detector to determine an engagement of a user with a device based on at least one of image data generated by an image sensor or an application running on the device; and an operation mode selector to select one of a plurality of operation modes for the device based on a level of engagement of the user, the plurality of operation modes including (1) a first operation mode associated with the device operating at a first performance level and a first power level and (2) a second operation mode associated with the device operating at a second performance level and a second power level, the first performance level being higher than the second performance level, the first power level being higher than the second power level.
-
公开(公告)号:US11422616B2
公开(公告)日:2022-08-23
申请号:US16830485
申请日:2020-03-26
Applicant: Intel Corporation
Inventor: Jianfang Zhu , Deepak Samuel Kirubakaran , Raoul Rivas Toledano , Chee Lim Nge , Rajshree Chabukswar , James Hermerding, II , Sudheer Nair , William Braun , Zhongsheng Wang , Russell Fenger , Udayan Kapaley
IPC: G06F1/32 , G06F1/329 , G06F1/3228 , G06F9/38 , G06F9/48
Abstract: In one embodiment, a processor includes: at least one core; and a power controller coupled to the at least one core. The power controller may include: a workload monitor circuit to calculate a background task ratio based on a first amount of time that the at least one core executed background tasks during an active duration; and a control circuit to dynamically apply a power management policy for a background mode when the background task ratio exceeds a background mode threshold, the power management policy for the background mode to reduce power consumption of the processor. Other embodiments are described and claimed.
-
-
-
-
-
-
-