-
公开(公告)号:US12004351B2
公开(公告)日:2024-06-04
申请号:US17869732
申请日:2022-07-20
Applicant: Lodestar Licensing Group LLC
Inventor: S. M. Istiaque Hossain , Prakash Rau Mokhna Rau , Arun Kumar Dhayalan , Damir Fazil , Joel D. Peterson , Anilkumar Chandolu , Albert Fayrushin , George Matamis , Christopher Larsen , Rokibul Islam
IPC: H10B43/27 , G11C5/02 , G11C5/06 , G11C16/04 , H01L21/768
CPC classification number: H10B43/27 , G11C5/025 , G11C5/06 , G11C16/0466 , H01L21/76802 , H01L21/76877
Abstract: Some embodiments include an integrated assembly having a first deck. The first deck has first memory cell levels alternating with first insulative levels. A second deck is over the first deck. The second deck has second memory cell levels alternating with second insulative levels. A cell-material-pillar passes through the first and second decks. Memory cells are along the first and second memory cell levels and include regions of the cell-material-pillar. An intermediate level is between the first and second decks. The intermediate level includes a buffer region adjacent the cell-material-pillar. The buffer region includes a composition different from the first and second insulative materials, and different from the first and second conductive regions. Some embodiments include methods of forming integrated assemblies.
-
公开(公告)号:US20230363168A1
公开(公告)日:2023-11-09
申请号:US18353794
申请日:2023-07-17
Applicant: Lodestar Licensing Group, LLC
Inventor: John D. Hopkins , Nancy M. Lomeli , Justin B. Dorhout , Damir Fazil
Abstract: Device, systems, and structures include a stack of vertically-alternating tiers of materials arranged in one or more decks of tiers. A channel opening, in which a channel pillar may be formed, extends through the stack. The pillar includes a “shoulder portion” extending laterally into an “undercut portion” of the channel opening, which undercut portion is defined along at least a lower tier of at least one of the decks of the stack.
-
公开(公告)号:US12302571B2
公开(公告)日:2025-05-13
申请号:US18353794
申请日:2023-07-17
Applicant: Lodestar Licensing Group, LLC
Inventor: John D. Hopkins , Nancy M. Lomeli , Justin B. Dorhout , Damir Fazil
Abstract: Device, systems, and structures include a stack of vertically-alternating tiers of materials arranged in one or more decks of tiers. A channel opening, in which a channel pillar may be formed, extends through the stack. The pillar includes a “shoulder portion” extending laterally into an “undercut portion” of the channel opening, which undercut portion is defined along at least a lower tier of at least one of the decks of the stack.
-
公开(公告)号:US20240397717A1
公开(公告)日:2024-11-28
申请号:US18735864
申请日:2024-06-06
Applicant: Lodestar Licensing Group LLC
Inventor: John D. Hopkins , Justin B. Dorhout , Nirup Bandaru , Damir Fazil , Nancy M. Lomeli , Jivaan Kishore Jhothiraman , Purnima Narayanan
Abstract: Some embodiments include an integrated assembly having a first deck which has first memory cells, and having a second deck which has second memory cells. The first memory cells have first control gate regions which include a first conductive material vertically between horizontally-extending bars of a second conductive material. The second memory cells have second control gate regions which include a fourth conductive material along an outer surface of a third conductive material. A pillar passes through the first and second decks. The pillar includes a dielectric-barrier material laterally surrounding a channel material. The first and fourth materials are directly against the dielectric-barrier material. Some embodiments include methods of forming integrated assemblies.
-
公开(公告)号:US20240324223A1
公开(公告)日:2024-09-26
申请号:US18731940
申请日:2024-06-03
Applicant: Lodestar Licensing Group LLC
Inventor: S. M. Istiaque Hossain , Prakash Rau Mokhna Rau , Arun Kumar Dhayalan , Damir Fazil , Joel D. Peterson , Anilkumar Chandolu , Albert Fayrushin , George Matamis , Christopher Larsen , Rokibul Islam
IPC: H10B43/27 , G11C5/02 , G11C5/06 , G11C16/04 , H01L21/768
CPC classification number: H10B43/27 , G11C5/025 , G11C5/06 , G11C16/0466 , H01L21/76802 , H01L21/76877
Abstract: Some embodiments include an integrated assembly having a first deck. The first deck has first memory cell levels alternating with first insulative levels. A second deck is over the first deck. The second deck has second memory cell levels alternating with second insulative levels. A cell-material-pillar passes through the first and second decks. Memory cells are along the first and second memory cell levels and include regions of the cell-material-pillar. An intermediate level is between the first and second decks. The intermediate level includes a buffer region adjacent the cell-material-pillar. The buffer region includes a composition different from the first and second insulative materials, and different from the first and second conductive regions. Some embodiments include methods of forming integrated assemblies.
-
公开(公告)号:US12010850B2
公开(公告)日:2024-06-11
申请号:US18218762
申请日:2023-07-06
Applicant: Lodestar Licensing Group LLC
Inventor: John D. Hopkins , Justin B. Dorhout , Nirup Bandaru , Damir Fazil , Nancy M. Lomeli , Jivaan Kishore Jhothiraman , Purnima Narayanan
Abstract: Some embodiments include an integrated assembly having a first deck which has first memory cells, and having a second deck which has second memory cells. The first memory cells have first control gate regions which include a first conductive material vertically between horizontally-extending bars of a second conductive material. The second memory cells have second control gate regions which include a fourth conductive material along an outer surface of a third conductive material. A pillar passes through the first and second decks. The pillar includes a dielectric-barrier material laterally surrounding a channel material. The first and fourth materials are directly against the dielectric-barrier material. Some embodiments include methods of forming integrated assemblies.
-
7.
公开(公告)号:US20240008275A1
公开(公告)日:2024-01-04
申请号:US18218762
申请日:2023-07-06
Applicant: Lodestar Licensing Group LLC
Inventor: John D. Hopkins , Justin Dorhout , Nirup Bandaru , Damir Fazil , Nancy M. Lomeli , Jivaan Kishore Jhothiraman , Purnima Narayanan
Abstract: Some embodiments include an integrated assembly having a first deck which has first memory cells, and having a second deck which has second memory cells. The first memory cells have first control gate regions which include a first conductive material vertically between horizontally-extending bars of a second conductive material. The second memory cells have second control gate regions which include a fourth conductive material along an outer surface of a third conductive material. A pillar passes through the first and second decks. The pillar includes a dielectric-barrier material laterally surrounding a channel material. The first and fourth materials are directly against the dielectric-barrier material. Some embodiments include methods of forming integrated assemblies.
-
-
-
-
-
-