Data transmission using delayed timing signals

    公开(公告)号:US10700671B2

    公开(公告)日:2020-06-30

    申请号:US15824892

    申请日:2017-11-28

    Applicant: Rambus Inc.

    Abstract: An integrated circuit includes a delay circuit and first and second interface circuits. The delay circuit delays a first timing signal by an internal delay to generate an internal timing signal. The first interface circuit communicates data to an external device in response to the internal timing signal. The second interface circuit transmits an external timing signal for capturing the data in the external device. An external delay is added to the external timing signal in the external device to generate a delayed external timing signal. The delay circuit sets the internal delay based on a comparison between the delayed external timing signal and a calibration signal transmitted by the first interface circuit.

    Methods and circuits for asymmetric distribution of channel equalization between devices

    公开(公告)号:US10686632B2

    公开(公告)日:2020-06-16

    申请号:US16182724

    申请日:2018-11-07

    Applicant: Rambus Inc.

    Abstract: A transceiver architecture supports high-speed communication over a signal lane that extends between a high-performance integrated circuit (IC) and one or more relatively low-performance ICs employing less sophisticated transmitters and receivers. The architecture compensates for performance asymmetry between ICs communicating over a bidirectional lane by instantiating relatively complex transmit and receive equalization circuitry on the higher-performance side of the lane. Both the transmit and receive equalization filter coefficients in the higher-performance IC may be adaptively updated based upon the signal response at the receiver of the higher-performance IC.

Patent Agency Ranking