摘要:
In an embodiment, an integrated circuit having a memory cell arrangement is provided. The memory cell arrangement may include a substrate, a fin structure disposed above the substrate, and a memory cell contacting region. The fin structure may include a memory cell region having a plurality of memory cell structures being disposed above one another, each memory cell structure having an active region of a respective memory cell. Furthermore, the memory cell contacting region may be configured to electrically contact each of the memory cell structures, wherein the memory cell contacting region may include a plurality of contact regions, which are at least partially displaced with respect to each other in a direction parallel to the main processing surface of the substrate.
摘要:
A memory layer sequence comprising a lower confinement layer (2), a charge-trapping layer (3), and an upper confinement layer (4) is applied on the main surface of a silicon substrate (1). By a photolithography step, trenches running parallel at a distance from one another are etched to delimitate the active area. A trench filling (7) is applied by growth or deposition of dielectric material or by a selective oxidation of the substrate material. After the removal of the charge-trapping layer sequence in a peripheral area and the deposition of a gate dielectric material provided for the transistors of an addressing circuitry, wordline stacks (8) are formed.
摘要:
Insulation regions in the manner of STI isolations, which run transversely with respect to the word lines, isolate the source/drain regions of adjacent memory cells. Metallic bit lines are applied on the top side and patterned for example along zigzag lines such that the source/drain regions of a memory transistor which are contact-connected by the bit lines are in each case electrically connected by two mutually adjacent bit lines.
摘要:
A non-volatile semiconductor memory includes a substrate having a substrate region, at least one word line, a plurality of non-volatile memory cells arranged in a plurality of sectors and further comprising first wells of a first doping type, electrically insulating elements and switching elements. Each sector comprises a plurality of non-volatile memory cells commonly arranged in a respective first well. The at least one word line electrically connecting memory cells of a group of sectors among the plurality of sectors. The first wells are separated from the substrate region and from each other by means of the electrically insulating elements. Each first well is connected to a respective switching element and the semiconductor memory is constructed such that each first well is biasable to a predetermined potential by means of the respective switching element. Further, a method is provided for operating the above non-volatile semiconductor memory.
摘要:
An apparatus for processing sheets of different formats, the apparatus including a feeding device that feed sheets of different formats in a feeding direction one behind the other, and at a certain conveying speed, at least two collecting drums disposed downstream of the feeding device, the at least two collecting drums having cylindrical lateral surfaces that rotate about an axis of rotation, securing means for temporarily securing the fed sheets on a circumference of the at least two collecting drums, a drive device that drives the collecting drums in rotation at a circumferential speed that corresponds to the conveying speed of the feeding device, and a sensing device for sensing the sheets of different formats moving past is arranged along the conveying path and senses the leading edge of the sheets of different formats, as seen in the feeding direction, or markings applied to the sheets of different formats.
摘要:
Sheets of different formats, i.e. of different format lengths, are transported in a feeding direction one behind the other; and at a certain conveying speed, to at least two collecting drums, which have essentially cylindrical lateral surfaces. Each of these collecting drums is driven about an axis of rotation at a circumferential speed, which corresponds essentially to the feeding speed of the sheets. The first incoming sheet is secured temporarily on one of the collecting drums, while the following, second sheet is secured temporarily on the other collecting drum. At a suitable point in time, the two sheets secured on the collecting drums are detached from the collecting drums and brought together with the third fed sheet to form a sub-product or end product.
摘要:
The present invention is a method, circuit and system for erasing a non-volatile memory cell. A shunting element (e.g. transistor) may be introduced and/or activated between bit-lines to which one or more NVM cells being erased are connected. The shunting element may be located and/or activated across two bit-lines defining a given column of cells, where one or a subset of cells from the column may be undergoing an erase operation or procedure. The shunting element may be located, and/or activated, at some distance from the two bit-lines defining the given column of cells, and the shunting element may be electrically connected to the bit-lines defining the column through select transistors and/or through global bit-lines.
摘要:
The bit lines are produced by an implantation of a dopant by means of a sacrificial hard mask layer, which is later replaced with the gate electrodes formed of polysilicon in the memory cell array. Striplike areas of the memory cell array, which run transversely to the bit lines, are reserved by a blocking layer to be occupied by the bit line contacts. In these areas, the hard mask is used to form contact holes, which are self-aligned with the implanted buried bit lines. Between the blocked areas, the word lines are arranged normally to the bit lines.
摘要:
Semiconductor Device And Method Of Producing A Semiconductor Device A semiconductor device comprises a memory cell (160) including a transistor body (150) having a top surface (111) and including a first doping area (10a) and a second doping area (10b) with a channel region (110) in between. The memory cell (160) further includes a gate electrode (3a) arranged above the channel region (110) and separated therefrom by a dielectric layer (2a). An oxide-nitride-oxide layer (66) has first portions (661) and second portions (662). The first portions (661) of the oxide-nitride-oxide layer (66) are arranged above at least parts of the first and second doping areas (10a, 10b) and are substantially parallel to the top surface (111) of the transistor body (150). The second portions (662) of the oxide-nitride-oxide layer (66) are adjacent to the gate electrode (3a) and extend in a direction not substantially parallel to the top surface (111) of the transistor body (150).
摘要:
A method for fabricating a drain/source path is provided, in which essentially firstly a nitride layer is applied, on which a TEOS layer is then patterned. The patterning is effected in a simplified manner by virtue of the fact that the nitride layer acts as an etching stop layer during the etching away of the TEOS layer.