-
公开(公告)号:US11424258B2
公开(公告)日:2022-08-23
申请号:US17177211
申请日:2021-02-17
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Xiaojuan Gao , Chi Ren
IPC: H01L21/00 , H01L27/11531 , H01L27/11524 , H01L29/66 , H01L29/788 , H01L27/11529
Abstract: A flash includes a substrate. Two gate structures are disposed on the substrate. Each of the gate structures includes a floating gate and a control gate. The control gate is disposed on the floating gate. An erase gate is disposed between the gate structures. Two word lines are respectively disposed at a side of each of the gate structures. A top surface of each of the word lines includes a first concave surface and a sharp angle. The sharp angle is closed to a sidewall of the word line which the sharp angle resided. The sidewall is away from each of the gate structures. The shape angle connects to the first concave surface.
-
公开(公告)号:US20230299160A1
公开(公告)日:2023-09-21
申请号:US18199967
申请日:2023-05-21
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Liang Yi , ZHIGUO LI , Xiaojuan Gao , CHI REN
IPC: H01L29/423 , H01L29/66 , H01L21/28 , H01L29/788
CPC classification number: H01L29/42328 , H01L29/66825 , H01L29/40114 , H01L29/7883
Abstract: A method for forming a semiconductor memory device is disclosed. A substrate is provided. A source diffusion region is formed in the substrate. Two floating gates are on opposite sides of the source diffusion region. A first dielectric cap layer is formed directly on each of the floating gates. An erase gate is formed on the source diffusion region. The erase gate partially overlaps an upper inner corner of each of the floating gates. A second dielectric cap layer is formed on the erase gate and the first dielectric cap layer. A select gate is formed on a sidewall of the first dielectric cap layer in a self-aligned manner. A drain diffusion region is formed in the substrate and adjacent to the select gate.
-
公开(公告)号:US11690220B2
公开(公告)日:2023-06-27
申请号:US17863367
申请日:2022-07-12
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Xiaojuan Gao , Chi Ren
CPC classification number: H10B41/42 , H01L29/66825 , H01L29/788 , H10B41/35 , H10B41/41
Abstract: A flash includes a substrate. Two gate structures are disposed on the substrate. Each of the gate structures includes a floating gate and a control gate. The control gate is disposed on the floating gate. An erase gate is disposed between the gate structures. Two word lines are respectively disposed at a side of each of the gate structures. A top surface of each of the word lines includes a first concave surface and a sharp angle. The sharp angle is closed to a sidewall of the word line which the sharp angle resided. The sidewall is away from each of the gate structures. The sharp angle connects to the first concave surface.
-
公开(公告)号:US11699730B2
公开(公告)日:2023-07-11
申请号:US17510371
申请日:2021-10-25
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Liang Yi , Zhiguo Li , Xiaojuan Gao , Chi Ren
IPC: H01L29/423 , H01L29/66 , H01L21/28 , H01L29/788
CPC classification number: H01L29/42328 , H01L29/40114 , H01L29/66825 , H01L29/7883
Abstract: A semiconductor memory device includes a substrate; a source diffusion region in the substrate; a pair of floating gates disposed on opposite of the source diffusion region; a first dielectric cap layer disposed directly on each of the floating gates; an erase gate disposed on the source diffusion region and partially overlapping an upper inner corner of each of the floating gates; a second dielectric cap layer disposed on the erase gate and the first dielectric cap layer; a select gate disposed on a sidewall of the first dielectric cap layer; and a drain diffusion region disposed in the substrate and adjacent to the select gate.
-
公开(公告)号:US20220238542A1
公开(公告)日:2022-07-28
申请号:US17177211
申请日:2021-02-17
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Xiaojuan Gao , CHI REN
IPC: H01L27/11531 , H01L27/11524 , H01L27/11529 , H01L29/788 , H01L29/66
Abstract: A flash includes a substrate. Two gate structures are disposed on the substrate. Each of the gate structures includes a floating gate and a control gate. The control gate is disposed on the floating gate. An erase gate is disposed between the gate structures. Two word lines are respectively disposed at a side of each of the gate structures. A top surface of each of the word lines includes a first concave surface and a sharp angle. The sharp angle is closed to a sidewall of the word line which the sharp angle resided. The sidewall is away from each of the gate structures. The shape angle connects to the first concave surface.
-
公开(公告)号:US12057481B2
公开(公告)日:2024-08-06
申请号:US18199967
申请日:2023-05-21
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Liang Yi , Zhiguo Li , Xiaojuan Gao , Chi Ren
IPC: H01L29/423 , H01L21/28 , H01L29/66 , H01L29/788
CPC classification number: H01L29/42328 , H01L29/40114 , H01L29/66825 , H01L29/7883
Abstract: A method for forming a semiconductor memory device is disclosed. A substrate is provided. A source diffusion region is formed in the substrate. Two floating gates are on opposite sides of the source diffusion region. A first dielectric cap layer is formed directly on each of the floating gates. An erase gate is formed on the source diffusion region. The erase gate partially overlaps an upper inner corner of each of the floating gates. A second dielectric cap layer is formed on the erase gate and the first dielectric cap layer. A select gate is formed on a sidewall of the first dielectric cap layer in a self-aligned manner. A drain diffusion region is formed in the substrate and adjacent to the select gate.
-
公开(公告)号:US11943920B2
公开(公告)日:2024-03-26
申请号:US17468637
申请日:2021-09-07
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Liang Yi , Zhiguo Li , Chi Ren , Xiaojuan Gao , Boon Keat Toh
IPC: H01L27/11531 , H01L21/28 , H01L27/11573 , H01L29/423 , H01L29/66 , H01L29/78 , H01L29/788 , H01L29/792 , H10B41/42 , H10B43/40
CPC classification number: H10B41/42 , H01L29/40114 , H01L29/40117 , H01L29/42328 , H01L29/42344 , H01L29/66795 , H01L29/66825 , H01L29/66833 , H01L29/7851 , H01L29/7881 , H01L29/792 , H10B43/40
Abstract: A semiconductor memory device includes a semiconductor substrate, a select gate on the semiconductor substrate, a control gate disposed adjacent to the select gate and having a first sidewall and a second sidewall, and a charge storage layer between the control gate and the semiconductor substrate. The control gate includes a third sidewall close to the second sidewall of the select gate, a fourth sidewall opposite to the third sidewall, and a non-planar top surface between the third sidewall and the fourth sidewall. The non-planar top surface includes a first surface region that descends from the third sidewall to the fourth sidewall. The charge storage layer extends to the second sidewall of the select gate.
-
公开(公告)号:US20230045722A1
公开(公告)日:2023-02-09
申请号:US17468637
申请日:2021-09-07
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Liang Yi , Zhiguo Li , Chi Ren , Xiaojuan Gao , Boon Keat Toh
IPC: H01L27/11531 , H01L27/11573 , H01L29/423 , H01L29/78 , H01L29/788 , H01L29/792 , H01L21/28 , H01L29/66
Abstract: A semiconductor memory device includes a semiconductor substrate, a select gate on the semiconductor substrate, a control gate disposed adjacent to the select gate and having a first sidewall and a second sidewall, and a charge storage layer between the control gate and the semiconductor substrate. The control gate includes a third sidewall close to the second sidewall of the select gate, a fourth sidewall opposite to the third sidewall, and a non-planar top surface between the third sidewall and the fourth sidewall. The non-planar top surface includes a first surface region that descends from the third sidewall to the fourth sidewall. The charge storage layer extends to the second sidewall of the select gate.
-
公开(公告)号:US20230029468A1
公开(公告)日:2023-02-02
申请号:US17510371
申请日:2021-10-25
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Liang Yi , ZHIGUO LI , Xiaojuan Gao , CHI REN
IPC: H01L29/423 , H01L29/788 , H01L21/28 , H01L29/66
Abstract: A semiconductor memory device includes a substrate; a source diffusion region in the substrate; a pair of floating gates disposed on opposite of the source diffusion region; a first dielectric cap layer disposed directly on each of the floating gates; an erase gate disposed on the source diffusion region and partially overlapping an upper inner corner of each of the floating gates; a second dielectric cap layer disposed on the erase gate and the first dielectric cap layer; a select gate disposed on a sidewall of the first dielectric cap layer; and a drain diffusion region disposed in the substrate and adjacent to the select gate.
-
公开(公告)号:US20220352190A1
公开(公告)日:2022-11-03
申请号:US17863367
申请日:2022-07-12
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Xiaojuan Gao , CHI REN
IPC: H01L27/11531 , H01L29/66 , H01L29/788 , H01L27/11529 , H01L27/11524
Abstract: A flash includes a substrate. Two gate structures are disposed on the substrate. Each of the gate structures includes a floating gate and a control gate. The control gate is disposed on the floating gate. An erase gate is disposed between the gate structures. Two word lines are respectively disposed at a side of each of the gate structures. A top surface of each of the word lines includes a first concave surface and a sharp angle. The sharp angle is closed to a sidewall of the word line which the sharp angle resided. The sidewall is away from each of the gate structures. The sharp angle connects to the first concave surface.
-
-
-
-
-
-
-
-
-