Module for information processing apparatus using stacked printed
circuit boards and connector for stacking printed circuit boards
    91.
    发明授权
    Module for information processing apparatus using stacked printed circuit boards and connector for stacking printed circuit boards 失效
    用于堆叠印刷电路板的信息处理装置和用于堆叠印刷电路板的连接器的模块

    公开(公告)号:US5462442A

    公开(公告)日:1995-10-31

    申请号:US197841

    申请日:1994-02-17

    摘要: In a connector having a plurality of first contact groups arranged in a predetermined pattern, conductors whose one ends are connected to the first contact groups, and a plurality of second contact groups arranged in a pattern corresponding to the pattern of the first contact groups, the conductors for connecting the first contact groups and the second contact groups cause portions of the first contact groups to be connected to the second contact groups at different positions within the above-described pattern. Accordingly, even when the contacts of the same sort of signal lines having one-to-one correspondence are allocated to the contact conductors located at the same positions within the boards for constituting the respective modules, the one-to-one correspondence can be maintained, and thus the printed-circuit boards of the modules can be commonly utilized.

    摘要翻译: 在具有以预定图案布置的多个第一接触组的连接器中,其一端连接到第一接触组的导体和以与第一接触组的图案对应的图案布置的多个第二接触组, 用于连接第一接触组和第二接触组的导体使得第一接触组的部分在上述图案中的不同位置处连接到第二接触组。 因此,即使将具有一一对应的相同种类的信号线的触点分配给位于用于构成各个模块的板内的相同位置的接触导体,也可以保持一一对应 ,因此可以通常使用模块的印刷电路板。

    Method and apparatus for bit operational process
    93.
    再颁专利
    Method and apparatus for bit operational process 失效
    位操作过程的方法和装置

    公开(公告)号:USRE34635E

    公开(公告)日:1994-06-07

    申请号:US988311

    申请日:1992-12-09

    CPC分类号: G06F9/30018

    摘要: A bit operation processor having a first address operation unit for updating the address of data in units of a byte or multiple bytes for performing operation in units of a byte or multiple bytes. A second address operation unit for updating the address of data in units of a bit or multiple bits, an address controller operating on the first address operation unit to advance the address in response to the result of address advancement by the second address operation unit. Fetching byte-wide data for operation as addressed by the first address operation unit, whereby operation between data of any number of bits at any positions in byte blocks is controlled simply and fast.

    摘要翻译: 一种位操作处理器,具有第一地址操作单元,用于以字节或多字节为单位更新数据的地址,以便以字节或多个字节为单位进行操作。 第二地址操作单元,用于以比特或多个比特为单位更新数据的地址;操作在第一地址操作单元上的地址控制器,以响应于第二地址操作单元的地址提前结果来推进地址。 获取由第一地址操作单元寻址的操作的字节宽数据,从而简单且快速地控制字节块中任何位置处的任何位数的数据之间的操作。

    Method and apparatus for bit operational process
    94.
    发明授权
    Method and apparatus for bit operational process 失效
    位操作过程的方法和装置

    公开(公告)号:US5265204A

    公开(公告)日:1993-11-23

    申请号:US836738

    申请日:1992-02-19

    IPC分类号: G06F9/308 G06F15/20

    CPC分类号: G06F9/30018

    摘要: A bit operation processor having a first address operation unit for updating the address of data in units of byte or multipled bytes for performing operation in units of byte or multiple of bytes, a second address operation unit for updating the address of data in units of bit or multiple of bits, an address control means operating on the first address operation unit to advance the address in response to the result of address advancement by the second address operation unit, and means for fetching byte-wide data for operation as addressed by the first address operation unit, whereby operation between data of any number of bits at any positions in byte blocks is controlled simply and fast.

    摘要翻译: 一种位操作处理器,具有第一地址操作单元,用于以字节或乘法字节为单位更新数据地址,以字节或多字节为单位进行操作;第二地址操作单元,用于以位为单位更新数据的地址 或多个位,响应于第二地址操作单元的地址提前结果而在第一地址操作单元上操作以提前地址的地址控制装置,以及用于获取由第一地址操作单元寻址的操作的字节宽数据的装置 地址操作单元,从而简单且快速地控制字节块中任何位置处的任何位数的数据之间的操作。

    Arithmetic-logic operation unit having high-order and low-order
processing sections and selectors for control of carry flag transfer
therebetween
    96.
    发明授权
    Arithmetic-logic operation unit having high-order and low-order processing sections and selectors for control of carry flag transfer therebetween 失效
    具有高阶和低阶处理部分的算术逻辑运算单元和用于控制它们之间的进位标志传送的选择器

    公开(公告)号:US4872131A

    公开(公告)日:1989-10-03

    申请号:US192547

    申请日:1988-05-11

    CPC分类号: G06F7/57 G06F2207/3828

    摘要: Two arithmetic logic units (ALUs) are provided, one a high-order side and another on a low-order side such that data on the high-order side and on low-order side, output from each of a source data register and a destination data register, are respectively supplied to the ALUs to be operated on thereby. There is provided a selector circuit on the output side of the source data register, which selector circuit operates to deliver the data on the high-order side and that on the low-order side from the source data register selectively to the ALU on the high-order side and that on the low-order side according to the operating mode. Carry outputs from each of the ALUs are input to a first selector and one is selected according to the operating mode and stored in a carry flag register. The output of the carry flag register and the carry output of the ALU on the low-order side are input to a second selector whereby one output thereof is selected according to the operating mode and input to the ALU on the high-order side as the carry input thereto, and also, the output of the carry flag register is supplied to the ALU on the low-order side as the carry input thereto.

    摘要翻译: 提供两个算术逻辑单元(ALU),一个位于高阶侧,另一个位于低位侧,使得从源数据寄存器和源数据寄存器中的每一个输出的高阶侧和低位侧的数据 目的地数据寄存器分别提供给要操作的ALU。 在源数据寄存器的输出侧提供选择器电路,该选择器电路用于将高数据侧的数据和从源数据寄存器的低阶侧的数据选择性地传送到ALU的高位 - 根据操作模式在低端侧。 将来自每个ALU的输出输入到第一选择器,并根据操作模式选择一个并存储在进位标志寄存器中。 进位标志寄存器的输出和低位侧的ALU的进位输出被输入到第二选择器,由此根据操作模式选择其一个输出,并将其输入到高阶侧的ALU作为 进位输入,并且进位标志寄存器的输出也作为进位输入提供给低位侧的ALU。

    Memory circuit
    97.
    发明授权
    Memory circuit 失效
    存储电路

    公开(公告)号:US4757473A

    公开(公告)日:1988-07-12

    申请号:US865376

    申请日:1986-05-21

    CPC分类号: G11C7/1075 G11C8/16

    摘要: A dual-port memory circuit comprises a random port having a memory cell array randomly accessable and a serial port serially readable or writable from/to the memory cell array. In the memory circuit, two modes are provided to the serial port, and when a first mode is designated, the data are consecutively read or written a plurality of bits at a time, and when a second mode is designated, the data are consecutively read or written one bit at a time. High speed read/write operation is attained by designating the mode to allow parallel input/output. For an application which does not require high speed operation, the number of components to be externally added to the memory circuit can be reduced.

    摘要翻译: 双端口存储器电路包括具有随机存取的存储单元阵列的随机端口和从存储单元阵列串行读取或写入的串行端口。 在存储器电路中,向串行端口提供两种模式,并且当指定第一模式时,一次连续地读取或写入多个位,并且当指定第二模式时,连续读取数据 或一次写一位。 通过指定允许并行输入/输出的模式可以实现高速读/写操作。 对于不需要高速操作的应用,可以减少外部添加到存储器电路的组件的数量。

    Specimen supporting member for X-ray microscope image observation, specimen containing cell for X-ray microscope image observation, and X-ray microscope
    98.
    发明授权
    Specimen supporting member for X-ray microscope image observation, specimen containing cell for X-ray microscope image observation, and X-ray microscope 有权
    用于X射线显微镜图像观察的样品支撑构件,用于X射线显微镜图像观察的含有细胞的样品和X射线显微镜

    公开(公告)号:US08891728B2

    公开(公告)日:2014-11-18

    申请号:US13581141

    申请日:2011-02-23

    申请人: Toshihiko Ogura

    发明人: Toshihiko Ogura

    IPC分类号: G21K7/00 G01N23/225

    摘要: A specimen supporting member (10) includes: a specimen supporting film (11) such as a silicon nitride film, a carbon film, and a polyimide film; an X-ray radiation film (13) provided on one principal surface of the specimen supporting film, and for radiating a characteristic X-ray in a soft X-ray region upon irradiation with charged particles; and a specimen adsorption film (12) which is a metal film provided on another principal surface of the specimen supporting film (11), and which fixes by adsorption a specimen (1) to be observed. Since a protein which is a constitutive substance of a biological specimen has a characteristic to easily adsorb to a metallic ion, a specimen adsorption film (12) is formed on one principal surface of the specimen supporting film (11) so that an observation specimen adsorbs thereto.

    摘要翻译: 样品支撑构件(10)包括:诸如氮化硅膜,碳膜和聚酰亚胺膜的样品支撑膜(11); 设置在试样支撑膜的一个主面上的X射线辐射膜(13),用于在带电粒子照射时在软X射线区域照射特征X射线; 以及作为在试样支撑膜(11)的另一主面上设置的金属膜的试样吸附膜(12),通过吸附待观察的试样(1)固定。 由于作为生物样品的组成物质的蛋白质具有容易吸附到金属离子的特性,因此在试样支撑膜(11)的一个主面上形成试样吸附膜(12),使得观察试样吸附 到此。

    Arteriosclerosis degree judgment device capable of judging arteriosclerosis degree precisely
    99.
    发明授权
    Arteriosclerosis degree judgment device capable of judging arteriosclerosis degree precisely 有权
    动脉硬化度判断装置能够精确判断动脉硬化程度

    公开(公告)号:US08579826B2

    公开(公告)日:2013-11-12

    申请号:US12743074

    申请日:2008-11-13

    摘要: A cuff of a pulse wave meter equipped with an arteriosclerosis degree judgment device has air bags for compressing a living body having a double structure along an artery including an avascularization air bag and a pulse-wave measuring air bag. Provided at outer circumferential sides of these air bags are a curler for integrally pressing these air bags against an upper arm, and an air bag for pressing the curler from the outer circumferential side. A member for suppressing vibrations is provided between a curler-compressing air bag and the pulse-wave measuring air bag, and suppresses propagation of vibrations from the curler-compressing air bag to the pulse-wave measuring air bag. The pulse wave meter measures a pulse wave based on changes in internal pressure in the pulse-wave measuring air bag while the avascularization air bag provides avascularization at the peripheral side.

    摘要翻译: 具有动脉硬化度判断装置的脉搏波形计的袖带具有用于压缩具有双重结构的活体的气囊,该气囊包括血管化气囊和脉搏波测量气囊。 在这些气囊的外周侧设置有用于将这些气囊一体地压靠在上臂上的卷曲器,以及用于从外周侧按压卷发器的气囊。 在卷曲器压缩气囊和脉搏波测量用气囊之间设置有用于抑制振动的部件,并且抑制来自卷曲压缩气囊的振动的传播到脉搏波测量用气囊。 脉搏波仪基于脉搏波测量气囊中的内压变化测量脉搏波,同时血管化气囊在外周侧提供血管再生。

    BLOOD PRESSURE INFORMATION MEASUREMENT DEVICE AND METHOD OF CALCULATING ARTERIAL STIFFNESS INDEX WITH THE DEVICE
    100.
    发明申请
    BLOOD PRESSURE INFORMATION MEASUREMENT DEVICE AND METHOD OF CALCULATING ARTERIAL STIFFNESS INDEX WITH THE DEVICE 有权
    血液压力信息测量装置和用设备计算硬度指数的方法

    公开(公告)号:US20130184596A1

    公开(公告)日:2013-07-18

    申请号:US13876301

    申请日:2011-07-04

    IPC分类号: A61B5/02 A61B5/021 A61B5/022

    摘要: A CPU of a blood pressure information measurement device calculates blood pressure from a change in internal pressure of an air bladder used to measure the blood pressure. AI (augmentation index) and Tr (traveling time to reflected wave) are calculated from a pulse wave waveform. A path difference calculation unit of the CPU stores a correction equation to correct a pulse wave propagation distance that is stored in advance, and, by substituting the calculated blood pressure value, AI and the like into the correction equation, corrects the pulse wave propagation distance stored in advance and approximates the pulse wave propagation distance stored in advance to an actual pulse wave propagation distance. A PWV (pulse wave velocity) calculation unit calculates the PWV using the corrected distance.

    摘要翻译: 血压信息测量装置的CPU根据用于测量血压的气囊的内压变化来计算血压。 从脉波波形计算AI(增强指数)和Tr(到反射波的行进时间)。 CPU的路径差分计算单元存储用于校正预先存储的脉波传播距离的校正方程,并且通过将计算出的血压值AI等替换为校正方程,校正脉波传播距离 预先存储并且预先存储的脉搏波传播距离近似于实际的脉搏波传播距离。 PWV(脉搏波速度)计算单元使用校正距离来计算PWV。