Memory Error Detection
    161.
    发明申请
    Memory Error Detection 有权
    内存错误检测

    公开(公告)号:US20140189466A1

    公开(公告)日:2014-07-03

    申请号:US14200665

    申请日:2014-03-07

    Applicant: Rambus Inc.

    Abstract: Systems and methods are provided for detecting and correcting address errors in a memory system. In the memory system, a memory device generates an error-detection code based on an address transmitted via an address bus and transmits the error-detection code to a memory controller. The memory controller transmits an error indication to the memory device in response to the error-detection code. The error indication causes the memory device to remove the received address and prevent a memory operation

    Abstract translation: 提供了用于检测和校正存储器系统中的地址错误的系统和方法。 在存储器系统中,存储器件基于通过地址总线发送的地址生成错误检测码,并将错误检测码发送到存储器控制器。 存储器控制器响应于错误检测码向存储器件发送错误指示。 错误指示使存储器件移除接收的地址并防止存储器操作

    FOLDED MEMORY MODULES
    167.
    发明申请

    公开(公告)号:US20220398206A1

    公开(公告)日:2022-12-15

    申请号:US17809688

    申请日:2022-06-29

    Applicant: Rambus Inc.

    Abstract: A memory module comprises a data interface including a plurality of data lines and a plurality of configurable switches coupled between the data interface and a data path to one or more memories. The effective width of the memory module can be configured by enabling or disabling different subsets of the configurable switches. The configurable switches may be controlled by manual switches, by a buffer on the memory module, by an external memory controller, or by the memories on the memory module.

    Folded memory modules
    169.
    发明授权

    公开(公告)号:US11409682B2

    公开(公告)日:2022-08-09

    申请号:US16950861

    申请日:2020-11-17

    Applicant: Rambus Inc.

    Abstract: A memory module comprises a data interface including a plurality of data lines and a plurality of configurable switches coupled between the data interface and a data path to one or more memories. The effective width of the memory module can be configured by enabling or disabling different subsets of the configurable switches. The configurable switches may be controlled by manual switches, by a buffer on the memory module, by an external memory controller, or by the memories on the memory module.

    On-Die Termination of Address and Command Signals

    公开(公告)号:US20210225417A1

    公开(公告)日:2021-07-22

    申请号:US17222388

    申请日:2021-04-05

    Applicant: Rambus Inc.

    Abstract: A system has a plurality of memory devices arranged in a fly-by topology, each having on-die termination (ODT) circuitry for connecting to an address and control (RQ) bus. The ODT circuitry of each memory device includes a set of one or more control registers for controlling on-die termination of one or more signal lines of the RQ bus. A memory controller sends register values, for storage in a plurality of registers of a respective memory device. The register values include register values that represent one or more impedance values of on-die termination (ODT) impedances to apply to the respective inputs of the respective memory device that receive the CA signals, and one or more register values to selectively enable application of a chip select ODT impedance to the chip select input of the respective memory device.

Patent Agency Ranking