Semiconductor device with fin and related methods

    公开(公告)号:US10854750B2

    公开(公告)日:2020-12-01

    申请号:US16680222

    申请日:2019-11-11

    Abstract: A semiconductor device may include a substrate, a fin above the substrate and having a channel region therein, and source and drain regions adjacent the channel region to generate shear and normal strain on the channel region. A semiconductor device may include a substrate, a fin above the substrate and having a channel region therein, source and drain regions adjacent the channel region, and a gate over the channel region. The fin may be canted with respect to the source and drain regions to generate shear and normal strain on the channel region.

    SEMICONDUCTOR DEVICE WITH FIN AND RELATED METHODS

    公开(公告)号:US20200083376A1

    公开(公告)日:2020-03-12

    申请号:US16680222

    申请日:2019-11-11

    Abstract: A semiconductor device may include a substrate, a fin above the substrate and having a channel region therein, and source and drain regions adjacent the channel region to generate shear and normal strain on the channel region. A semiconductor device may include a substrate, a fin above the substrate and having a channel region therein, source and drain regions adjacent the channel region, and a gate over the channel region. The fin may be canted with respect to the source and drain regions to generate shear and normal strain on the channel region.

    Co-integration of tensile silicon and compressive silicon germanium

    公开(公告)号:US10037922B2

    公开(公告)日:2018-07-31

    申请号:US15874813

    申请日:2018-01-18

    Abstract: Integrated circuits are disclosed in which the strain properties of adjacent pFETs and nFETs are independently adjustable. The pFETs include compressive-strained SiGe on a silicon substrate, while the nFETs include tensile-strained silicon on a strain-relaxed SiGe substrate. Adjacent n-type and p-type FinFETs are separated by electrically insulating regions formed by a damascene process. During formation of the insulating regions, the SiGe substrate supporting the n-type devices is permitted to relax elastically, thereby limiting defect formation in the crystal lattice of the SiGe substrate.

Patent Agency Ranking