METHOD OF FABRICATING MOS DEVICE
    11.
    发明申请
    METHOD OF FABRICATING MOS DEVICE 有权
    制造MOS器件的方法

    公开(公告)号:US20150017777A1

    公开(公告)日:2015-01-15

    申请号:US13940103

    申请日:2013-07-11

    Abstract: Provided is a method of fabricating a MOS device including the following steps. A gate structure is formed on a substrate and a first spacer is formed at a sidewall of the gate structure. A first implant process is performed to form source and drain extension regions in the substrate. A spacer material layer is formed on the gate structure, the first spacer and the substrate. A treatment process is performed so that stress form the spacer material layer is applied onto and memorized in a channel between two source and drain extension regions. An anisotropic process is performed to remove a portion of the spacer material so that a second spacer is formed. A second implant process is performed to form source and drain regions in the substrate.

    Abstract translation: 提供了一种制造MOS器件的方法,包括以下步骤。 栅极结构形成在衬底上,并且第一间隔物形成在栅极结构的侧壁处。 执行第一注入工艺以在衬底中形成源极和漏极延伸区域。 在栅极结构,第一间隔物和衬底上形成间隔物层。 执行处理过程,使得形成间隔物材料层的应力被施加到并存储在两个源极和漏极延伸区域之间的沟道中。 执行各向异性处理以去除间隔物材料的一部分,从而形成第二间隔物。 执行第二注入工艺以在衬底中形成源区和漏区。

    METHOD FOR FORMING SEMICONDUCTOR DEVICE
    16.
    发明申请
    METHOD FOR FORMING SEMICONDUCTOR DEVICE 有权
    形成半导体器件的方法

    公开(公告)号:US20160104646A1

    公开(公告)日:2016-04-14

    申请号:US14514374

    申请日:2014-10-14

    Abstract: A manufacturing method for forming a semiconductor device includes: first, a substrate is provided, a fin structure is formed on the substrate, and a plurality of gate structures are formed on the fin structure, next, a hard mask layer and a first photoresist layer are formed on the fin structure, an first etching process is then performed on the first photoresist layer, afterwards, a plurality of patterned photoresist layers are formed on the remaining first photoresist layer and the remaining hard mask layer, where each patterned photoresist layer is disposed right above each gate structure, and the width of each patterned photoresist is larger than the width of each gate structure, and the patterned photoresist layer is used as a hard mask to perform an second etching process to form a plurality of second trenches.

    Abstract translation: 一种半导体器件的制造方法,其特征在于,首先,在基板上形成有基板,在所述散热片结构上形成有多个栅极结构,然后将硬掩模层和第一光致抗蚀剂层 形成在鳍结构上,然后在第一光致抗蚀剂层上进行第一蚀刻工艺,然后在剩余的第一光致抗蚀剂层和剩余的硬掩模层上形成多个图案化的光致抗蚀剂层,其中每个图案化的光致抗蚀剂层被设置 每个栅极结构的正上方,并且每个图案化的光致抗蚀剂的宽度大于每个栅极结构的宽度,并且图案化的光致抗蚀剂层用作硬掩模以执行第二蚀刻工艺以形成多个第二沟槽。

Patent Agency Ranking