Floating gate and fabrication method therefor

    公开(公告)号:US06847068B2

    公开(公告)日:2005-01-25

    申请号:US10441801

    申请日:2003-05-19

    CPC classification number: H01L29/42324 H01L21/28273

    Abstract: A floating gate with multiple tips and a fabrication method thereof. A semiconductor substrate is provided, on which a patterned hard mask layer is formed, wherein the patterned hard mask layer has an opening. A gate dielectric layer and a first conducting layer with a first predetermined thickness are formed on the bottom of the opening. A spacer is formed on the sidewall of the opening. A conducting spacer is formed on the sidewall of the spacer. The first conducting layer is etched to a second predetermined thickness. A multi-tip floating gate is provided by the first conducting layer and the conducting spacer. A protecting layer is formed in the opening. The patterned hard mask layer, the gate dielectric layer, a portion of the protecting layer, and a portion of the first spacer are etched to expose the surface of the first conducting layer.

    Multi-bit stacked-type non-volatile memory
    12.
    发明授权
    Multi-bit stacked-type non-volatile memory 有权
    多位堆叠型非易失性存储器

    公开(公告)号:US07476929B2

    公开(公告)日:2009-01-13

    申请号:US11269671

    申请日:2005-11-09

    CPC classification number: H01L21/28273 H01L29/66825 H01L29/7887

    Abstract: The present invention discloses a multi-bit stacked-type non-volatile memory having a spacer-shaped floating gate and a manufacturing method thereof. The manufacturing method includes forming a patterned dielectric layer containing arsenic on a semiconductor substrate, wherein the patterned dielectric layer defines an opening as an active area. A dielectric spacer is formed on a side wall of the patterned dielectric layer and a gate dielectric layer is formed on the semiconductor substrate. A source/drain region is formed by thermal driving method making arsenic diffusion from the patterned dielectric layer into the semiconductor substrate. A spacer-shaped floating gate is formed on the side wall of the dielectric spacer and the gate dielectric layer. An interlayer dielectric layer is formed on the spacer-shaped floating gate. A control gate is formed on the interlayer dielectric layer and fills the opening of the active area.

    Abstract translation: 本发明公开了一种具有间隔型浮动栅极的多位堆叠型非易失性存储器及其制造方法。 制造方法包括在半导体衬底上形成含有砷的图案化电介质层,其中图案化电介质层限定开口作为有效区域。 在图案化电介质层的侧壁上形成介质间隔物,并在半导体衬底上形成栅极电介质层。 源极/漏极区域通过使从扩散图案化的介电层扩散到半导体衬底中的热驱动方法形成。 间隔物形状的浮栅形成在电介质隔离物的侧壁和栅介电层上。 在间隔物形浮栅上形成层间绝缘层。 在层间电介质层上形成控制栅极,填充有源区的开口。

    Multi-bit stacked-type non-volatile memory and manufacture method thereof
    13.
    发明申请
    Multi-bit stacked-type non-volatile memory and manufacture method thereof 有权
    多位堆叠型非易失性存储器及其制造方法

    公开(公告)号:US20060063339A1

    公开(公告)日:2006-03-23

    申请号:US11269671

    申请日:2005-11-09

    CPC classification number: H01L21/28273 H01L29/66825 H01L29/7887

    Abstract: The present invention discloses a multi-bit stacked-type non-volatile memory having a spacer-shaped floating gate and a manufacturing method thereof. The manufacturing method includes forming a patterned dielectric layer containing arsenic on a semiconductor substrate, wherein the patterned dielectric layer defines an opening as an active area. A dielectric spacer is formed on a side wall of the patterned dielectric layer and a gate dielectric layer is formed on the semiconductor substrate. A source/drain region is formed by thermal driving method making arsenic diffusion from the patterned dielectric layer into the semiconductor substrate. A spacer-shaped floating gate is formed on the side wall of the dielectric spacer and the gate dielectric layer. An interlayer dielectric layer is formed on the spacer-shaped floating gate. A control gate is formed on the interlayer dielectric layer and fills the opening of the active area.

    Abstract translation: 本发明公开了一种具有间隔型浮动栅极的多位堆叠型非易失性存储器及其制造方法。 制造方法包括在半导体衬底上形成含有砷的图案化电介质层,其中图案化电介质层限定开口作为有效区域。 在图案化电介质层的侧壁上形成介质间隔物,并在半导体衬底上形成栅极电介质层。 源极/漏极区域通过使从扩散图案化的介电层扩散到半导体衬底中的热驱动方法形成。 间隔物形状的浮栅形成在电介质隔离物的侧壁和栅介电层上。 在间隔物形浮栅上形成层间绝缘层。 在层间电介质层上形成控制栅极,填充有源区的开口。

    VERTICAL DRAM AND FABRICATION METHOD THEREOF
    14.
    发明申请
    VERTICAL DRAM AND FABRICATION METHOD THEREOF 有权
    垂直DRAM及其制造方法

    公开(公告)号:US20050127422A1

    公开(公告)日:2005-06-16

    申请号:US10707396

    申请日:2003-12-10

    Abstract: A vertical DRAM and fabrication method thereof. The vertical DRAM has a plurality of memory cells on a substrate, and each of the memory cells has a trench capacitor, a vertical transistor, and a source-isolation oxide layer in a deep trench. The main advantage of the present invention is to form an annular source diffusion and an annular drain diffusion of the vertical transistor around the sidewall of the deep trench. As a result, when a gate of the transistor is turned on, an annular gate channel is provided. The width of the gate channel of the present invention is therefore increased.

    Abstract translation: 垂直DRAM及其制造方法。 垂直DRAM在衬底上具有多个存储单元,并且每个存储单元在深沟槽中具有沟槽电容器,垂直晶体管和源极隔离氧化物层。 本发明的主要优点是在深沟槽的侧壁周围形成环形源极扩散和垂直晶体管的环形漏极扩散。 结果,当晶体管的栅极导通时,提供环形栅极沟道。 因此,本发明的栅极通道的宽度增加。

    Stack gate with tip vertical memory and method for fabricating the same
    15.
    发明授权
    Stack gate with tip vertical memory and method for fabricating the same 有权
    具有尖端垂直存储器的堆叠门及其制造方法

    公开(公告)号:US06870216B2

    公开(公告)日:2005-03-22

    申请号:US10606702

    申请日:2003-06-26

    CPC classification number: H01L27/11556 H01L27/115 H01L29/42336 H01L29/7881

    Abstract: A stacked gate vertical flash memory and a fabrication method thereof. The stacked gate vertical flash memory comprises a semiconductor substrate with a trench, a source conducting layer formed on the bottom of the trench, an insulating layer formed on the source conducting layer, a gate dielectric layer formed on a sidewall of the trench, a conducting spacer covering the gate dielectric layer as a floating gate, an inter-gate dielectric layer covering the conducting spacer, and a control gate conducting layer filled in the trench.

    Abstract translation: 堆叠式门垂直闪存及其制造方法。 层叠栅极垂直闪速存储器包括具有沟槽的半导体衬底,形成在沟槽底部的源极导电层,形成在源极导电层上的绝缘层,形成在沟槽侧壁上的栅极电介质层,导电层 覆盖作为浮动栅极的栅极介电层的隔板,覆盖导电间隔物的栅极间介电层和填充在沟槽中的控制栅极导电层。

    Stack gate with tip vertical memory and method for fabricating the same
    16.
    发明授权
    Stack gate with tip vertical memory and method for fabricating the same 有权
    具有尖端垂直存储器的堆叠门及其制造方法

    公开(公告)号:US07022573B2

    公开(公告)日:2006-04-04

    申请号:US10884701

    申请日:2004-07-02

    CPC classification number: H01L27/11556 H01L27/115 H01L29/42336 H01L29/7881

    Abstract: A stacked gate vertical flash memory and a fabrication method thereof. The stacked gate vertical flash memory comprises a semiconductor substrate with a trench, a source conducting layer formed on the bottom of the trench, an insulating layer formed on the source conducting layer, a gate dielectric layer formed on a sidewall of the trench, a conducting spacer covering the gate dielectric layer as a floating gate, an inter-gate dielectric layer covering the conducting spacer, and a control gate conducting layer filled in the trench.

    Abstract translation: 堆叠式门垂直闪存及其制造方法。 层叠栅极垂直闪速存储器包括具有沟槽的半导体衬底,形成在沟槽底部的源极导电层,形成在源极导电层上的绝缘层,形成在沟槽侧壁上的栅极电介质层,导电层 覆盖作为浮动栅极的栅极介电层的隔板,覆盖导电间隔物的栅极间介电层和填充在沟槽中的控制栅极导电层。

    Vertical DRAM and fabrication method thereof
    17.
    发明授权
    Vertical DRAM and fabrication method thereof 有权
    垂直DRAM及其制造方法

    公开(公告)号:US07135731B2

    公开(公告)日:2006-11-14

    申请号:US10707396

    申请日:2003-12-10

    Abstract: A vertical DRAM and fabrication method thereof. The vertical DRAM has a plurality of memory cells on a substrate, and each of the memory cells has a trench capacitor, a vertical transistor, and a source-isolation oxide layer in a deep trench. The main advantage of the present invention is to form an annular source diffusion and an annular drain diffusion of the vertical transistor around the sidewall of the deep trench. As a result, when a gate of the transistor is turned on, an annular gate channel is provided. The width of the gate channel of the present invention is therefore increased.

    Abstract translation: 垂直DRAM及其制造方法。 垂直DRAM在衬底上具有多个存储单元,并且每个存储单元在深沟槽中具有沟槽电容器,垂直晶体管和源极隔离氧化物层。 本发明的主要优点是在深沟槽的侧壁周围形成环形源极扩散和垂直晶体管的环形漏极扩散。 结果,当晶体管的栅极导通时,提供环形栅极沟道。 因此,本发明的栅极通道的宽度增加。

    Multi-bit stacked-type non-volatile memory and manufacture method thereof

    公开(公告)号:US06995061B2

    公开(公告)日:2006-02-07

    申请号:US10779607

    申请日:2004-02-18

    CPC classification number: H01L21/28273 H01L29/66825 H01L29/7887

    Abstract: The present invention discloses a multi-bit stacked-type non-volatile memory having a spacer-shaped floating gate and a manufacturing method thereof. The manufacturing method includes forming a patterned dielectric layer containing arsenic on a semiconductor substrate, wherein the patterned dielectric layer defines an opening as an active area. A dielectric spacer is formed on a side wall of the patterned dielectric layer and a gate dielectric layer is formed on the semiconductor substrate. A source/drain region is formed by thermal driving method making arsenic diffusion from the patterned dielectric layer into the semiconductor substrate. A spacer-shaped floating gate is formed on the side wall of the dielectric spacer and the gate dielectric layer. An interlayer dielectric layer is formed on the spacer-shaped floating gate. A control gate is formed on the interlayer dielectric layer and fills the opening of the active area.

    Method for manufacturing a self-aligned split-gate flash memory cell

    公开(公告)号:US06773993B2

    公开(公告)日:2004-08-10

    申请号:US09880783

    申请日:2001-06-15

    CPC classification number: H01L29/42332 H01L21/28273

    Abstract: A method for manufacturing a split-gate flash memory cell, comprising the steps of forming an active region on a semiconductor substrate; forming a buffer layer on the semiconductor substrate; forming a first dielectric layer on the buffer layer; removing part of the first dielectric layer; defining an opening; removing the buffer layer within the opening; forming a gate insulating layer and floating gates; forming a source region in the semiconductor substrate; depositing a conformal second dielectric layer on the opening; removing the buffer layer outside the first dielectric layer and the floating gates; and forming an oxide layer and control gates.

    Method for fabricating a split gate flash memory cell
    20.
    发明授权
    Method for fabricating a split gate flash memory cell 有权
    分离栅闪存单元的制造方法

    公开(公告)号:US06713349B2

    公开(公告)日:2004-03-30

    申请号:US10426347

    申请日:2003-04-30

    CPC classification number: H01L27/11521 H01L27/115

    Abstract: A method for fabricating a split gate flash memory cell. First, a substrate having a doped region covered by a first conductive layer is provided. A floating gate and a first insulating layer are successively formed over the substrate on both sides of the first conductive layer. Thereafter, a conformable second insulating layer and a conformable second conductive layer are successively formed on the substrate and the first insulating layer, and then a third insulating layer is formed thereon. The third insulating layer and the second conductive layer are successively etched back to expose the second insulating layer. The third insulating layer is removed using a cap layer formed on the second conductive layer as a mask to form an opening. Finally, the second conductive layer under the opening is removed to form a control gate underlying the cap layer.

    Abstract translation: 一种用于制造分离栅闪存单元的方法。 首先,提供具有被第一导电层覆盖的掺杂区域的基板。 在第一导电层的两侧上的衬底上依次形成浮置栅极和第一绝缘层。 此后,在基板和第一绝缘层上依次形成适形的第二绝缘层和适形的第二导电层,然后在其上形成第三绝缘层。 连续蚀刻第三绝缘层和第二导电层以露出第二绝缘层。 使用形成在第二导电层上的盖层作为掩模去除第三绝缘层以形成开口。 最后,除去开口下方的第二导电层以形成位于盖层下面的控制栅。

Patent Agency Ranking