Abstract:
A laser measuring device maintains high responsivity irrespective of changes in surrounding environment, provides more correct measurement and long distance measurement due to reduced noise, and ensures the safety and reliability of a product. A first light emitter emits first wavelength light having a first wavelength. A second light emitter emits second wavelength light having a second wavelength, the second light emitter being arranged perpendicular to the first light emitter. An optical mirror allows one of the first wavelength light and the second wavelength light to pass but reflecting the other one. A first band pass filter for allows the first wavelength light to pass. A second band pass filter allows the second wavelength light to pass. A light receiver receives incident light, which arrives through one of the first and second band pass filters. A controller activates at least one of the first and second light emitters.
Abstract:
Disclosed is an integrated circuit card which includes a central processing unit (CPU); a first memory block and a second memory block configured to operate responsive to a control of the CPU; and a high voltage generator block configured to generate a high voltage to be supplied to the first and second memory blocks. When bit lines of the first memory block are set by the high voltage, the CPU controls the high voltage generator block to supply the second memory block with the high voltage for a program operation of the second memory block during the program operation of the first memory block.
Abstract:
A delay-locked loop circuit includes: a phase detector generating a detection signal from a phase difference between an external clock signal and a feedback clock signal; a charge pump controlling a level of a voltage signal in response to the detection signal; and a voltage-controlled delay line generating a plurality of delay clock signals by delaying the external clock signal in response to the voltage signal and generating a multiplied clock signal using the delay clock signals in different numbers in accordance with a frequency domain of the external clock signal. The multiplied clock signal is generated by multiplying the external clock signal an integer number of times and the feedback clock signal is delayed from the plurality of delay clock signals by a cycle period of the external clock signal.
Abstract:
A method and system for providing a mobile terminal search service includes the steps of (a) requesting, by a first mobile terminal, to search for a second mobile terminal, the first mobile terminal having avatar information stored thereon, and (b) searching for the second mobile terminal within a geographical range corresponding to the avatar information of the first mobile terminal.
Abstract:
A substrate transfer apparatus that is designo provide an inclined transfer function that improves liquid saving efficiency of a process solution (developing solution) during the transfer of the substrate. The substrate transfer apparatus includes a first transfer unit for transferring a substrate, a second transfer unit spaced apart from an end of the first transfer unit, a third transfer unit disposed between the first and second transfer units and providing an inclined transfer that is capable of saving a developing solution adhered to the substrate during transfer of the substrate, and a transfer controller for controlling an inclined transfer angle and a connection state of the third transfer unit.
Abstract:
An integrated circuit memory system includes an integrated circuit device having a random access memory array, a non-volatile memory array (e.g., flash memory array) and a data transfer circuit therein. The memory arrays and data transfer circuit may be included in a common integrated circuit chip. The random access memory (RAM) array includes a plurality of columns of RAM cells and a first plurality of bit lines, which are electrically connected to the plurality of columns of RAM cells. The non-volatile memory array includes a plurality of columns of non-volatile memory cells and a second plurality of bit lines, which are electrically connected to a plurality of columns of non-volatile memory cells. The data transfer circuit is electrically connected to the first and second pluralities of bit lines. The data transfer circuit is configured to support direct bidirectional communication between the first and second pluralities of bit lines.
Abstract:
A memory system includes a memory and a memory controller operating to control the memory. The memory includes a random accessible memory including a memory cell array operable in a random access mode, a NAND flash memory, and a selection circuit making the memory controller operate either one of the random accessible memory or the NAND flash memory.
Abstract:
A memory card includes: a first memory chip responding to all commands input externally; and a second memory chip responding to commands, among the commands input externally, relevant to reading, programming, and erasing operations with data. Card identification information stored in the first memory chip includes capacity information corresponding to a sum of sizes of the first and second memory chips. The plurality of memory chips of the memory card are useful in designing the memory card with storage capacity in various forms.
Abstract:
A smart card includes a non-volatile memory, a CPU, and a plurality of pads. The non-volatile memory stores a test program. The CPU is released from a reset state in response to a test enable signal. The CPU executes the test program stored in the non-volatile memory based on predetermined flag information and stores a result of the test program in the non-volatile memory.
Abstract:
A phase locked loop (PLL) integrated circuit includes a voltage-controlled oscillator (VCO) configured to generate a clock signal at an output terminal thereof. The VCO is further configured to improve the frequency response of the PLL by varying a capacitance of the output terminal concurrently with changing a frequency of the clock signal. The VCO may include a control signal generator, which is configured to generate a plurality of control signals in response to UP and DOWN pumping signals, and an oscillator, which is configured to generate the clock signal in response to the plurality of control signals. The oscillator may be a ring oscillator, which is responsive to the plurality of control signals.