SEMICONDUCTOR PHAST CHANGE MEMORY USING MULTIPLE PHASE CHANGE LAYERS
    22.
    发明申请
    SEMICONDUCTOR PHAST CHANGE MEMORY USING MULTIPLE PHASE CHANGE LAYERS 有权
    使用多个相位变化层的半导体相位变化记忆

    公开(公告)号:US20120081956A1

    公开(公告)日:2012-04-05

    申请号:US13315374

    申请日:2011-12-09

    IPC分类号: G11C11/00

    摘要: In accordance with some embodiments, a phase change memory may be formed in which the thermal conductivity in the region outside the programmed volume of phase change material is reduced. This may reduce the power consumption of the resulting phase change memory. The reduction in power consumption may be achieved by forming distinct layers of phase change material that have little or no mixing between them outside the programmed volume. For example, in one embodiment, a diffusion barrier layer may be maintained between the two distinct phase change layers. In another embodiment, a face centered cubic chalcogenide structure may be utilized.

    摘要翻译: 根据一些实施例,可以形成相变存储器,其中减少了编程体积相变材料之外的区域中的热导率。 这可能会降低所得相变存储器的功耗。 功耗的降低可以通过在编程体积之外形成很少或不混合的相变材料的不同层来实现。 例如,在一个实施例中,可以在两个不同的相变层之间保持扩散阻挡层。 在另一个实施方案中,可以使用面心立方硫属元素化合物结构。

    Semiconductor Phase Change Memory Using Multiple Phase Change Layers
    23.
    发明申请
    Semiconductor Phase Change Memory Using Multiple Phase Change Layers 有权
    使用多相变层的半导体相变存储器

    公开(公告)号:US20100200829A1

    公开(公告)日:2010-08-12

    申请号:US12764157

    申请日:2010-04-21

    IPC分类号: H01L45/00

    摘要: In accordance with some embodiments, a phase change memory may be formed in which the thermal conductivity in the region outside the programmed volume of phase change material is reduced. This may reduce the power consumption of the resulting phase change memory. The reduction in power consumption may be achieved by forming distinct layers of phase change material that have little or no mixing between them outside the programmed volume. For example, in one embodiment, a diffusion barrier layer may be maintained between the two distinct phase change layers. In another embodiment, a face centered cubic chalcogenide structure may be utilized.

    摘要翻译: 根据一些实施例,可以形成相变存储器,其中减少了编程体积相变材料之外的区域中的热导率。 这可能会降低所得相变存储器的功耗。 功耗的降低可以通过在编程体积之外形成很少或不混合的不同的相变材料层来实现。 例如,在一个实施例中,可以在两个不同的相变层之间保持扩散阻挡层。 在另一个实施方案中,可以使用面心立方硫属元素化合物结构。

    Method and system for using dynamic random access memory as cache memory
    24.
    发明申请
    Method and system for using dynamic random access memory as cache memory 有权
    使用动态随机存取存储器作为高速缓冲存储器的方法和系统

    公开(公告)号:US20080177943A1

    公开(公告)日:2008-07-24

    申请号:US12069812

    申请日:2008-02-12

    IPC分类号: G06F12/00

    摘要: A cache memory system and method includes a DRAM having a plurality of banks, and it also includes 2 SRAMs each having a capacity that is equal to the capacity of each bank of the DRAM. In operation, data read from a bank of the DRAM are stored in one of the SRAMs so that repeated hits to that bank are cached by reading from the SRAM. In the event of a write to a bank that is being refreshed, the write data are stored in one of the SRAMs. After the refresh of the bank has been completed, the data stored in the SRAM are transferred to the DRAM bank. A subsequent read or write to a second DRAM bank undergoing refresh and occurring during the transfer of data from an SRAM to the DRAM is stored in either the second bank or the other SRAM.

    摘要翻译: 高速缓冲存储器系统和方法包括具有多个存储体的DRAM,并且它们还包括两个SRAM,每个SRAM的容量等于DRAM的每个存储体的容量。 在操作中,从DRAM的存储体读出的数据被存储在一个SRAM中,从而通过从SRAM读取来缓存对该存储体的重复命中。 在写入正在刷新的存储体的情况下,写入数据被存储在一个SRAM中。 在银行刷新完成之后,存储在SRAM中的数据被传送到DRAM存储体。 在从SRAM到DRAM的数据传输期间经历刷新并发生的第二DRAM组的后续读或写存储在第二存储体或其它SRAM中。

    Increasing phase change memory column landing margin
    25.
    发明授权
    Increasing phase change memory column landing margin 有权
    增加相变记忆柱着陆边界

    公开(公告)号:US07390691B2

    公开(公告)日:2008-06-24

    申请号:US11262250

    申请日:2005-10-28

    IPC分类号: H01L21/00 H01L21/336

    摘要: A phase change memory with higher column landing margin may be formed. In one approach, the column landing margin may be increased by increasing the height of an electrode. For example, the electrode being made of two disparate materials, one of which includes nitride and the other of which does not. In another approach, a hard mask is used which is of substantially the same material as an overlying and surrounding insulator. The hard mask and an underlying phase change material are protected by a sidewall spacer of a different material than the hard mask. If the hard mask and the insulator have substantially the same etch characteristics, the hard mask may be removed while maintaining the protective character of the sidewall spacer.

    摘要翻译: 可以形成具有较高列着陆边缘的相变存储器。 在一种方法中,可以通过增加电极的高度来增加列着色边缘。 例如,电极由两种不同的材料制成,其中之一包括氮化物,另一个不包括氮化物。 在另一种方法中,使用与覆盖和围绕的绝缘体基本上相同的材料的硬掩模。 硬掩模和下面的相变材料由与硬掩模不同的材料的侧壁间隔物保护。 如果硬掩模和绝缘体具有基本相同的蚀刻特性,则可以去除硬掩模,同时保持侧壁间隔物的保护特性。

    Semiconductor device having integrated circuit contact
    26.
    发明授权
    Semiconductor device having integrated circuit contact 失效
    具有集成电路接触的半导体器件

    公开(公告)号:US07315082B2

    公开(公告)日:2008-01-01

    申请号:US10443471

    申请日:2003-05-22

    IPC分类号: H01L23/48

    摘要: A process for forming vertical contacts in the manufacture of integrated circuits, and devices so manufactured, is disclosed. The process eliminates the need for precise mask alignment and allows the etch of the contact hole to be controlled independent of the etch of the interconnect trough. The process includes the steps of: forming an insulating layer on the surface of a substrate; forming an etch stop layer on the surface of the insulating layer; forming an opening in the etch stop layer; etching to a first depth through the opening in the etch stop layer and into the insulating layer to form an interconnect trough; forming a photoresist mask on the surface of the etch stop layer and in the trough; and continuing to etch through the insulating layer until reaching the surface of the substrate to form a contact hole. The above process may be repeated one or more times during the formation of multilevel metal integrated circuits.

    摘要翻译: 公开了一种用于在集成电路的制造中形成垂直触点的工艺以及如此制造的器件。 该过程消除了对精确掩模对准的需要,并允许独立于互连槽的蚀刻来控制接触孔的蚀刻。 该方法包括以下步骤:在衬底的表面上形成绝缘层; 在绝缘层的表面上形成蚀刻停止层; 在蚀刻停止层中形成开口; 蚀刻到穿过蚀刻停止层中的开口的第一深度并进入绝缘层以形成互连槽; 在蚀刻停止层和槽中的表面上形成光致抗蚀剂掩模; 并且继续蚀刻通过绝缘层直到到达衬底的表面以形成接触孔。 在形成多级金属集成电路期间,可以重复上述过程一次或多次。

    Dual-gate transistor device and method of forming a dual-gate transistor device
    27.
    发明授权
    Dual-gate transistor device and method of forming a dual-gate transistor device 有权
    双栅极晶体管器件和形成双栅极晶体管器件的方法

    公开(公告)号:US07064036B2

    公开(公告)日:2006-06-20

    申请号:US10932192

    申请日:2004-09-01

    IPC分类号: H01L21/336

    摘要: Embodiments in accordance with the present invention provide methods of forming a dual gated semiconductor-on-insulator (SOI) device. Such methods encompass forming a first transistor structure operatively adjacent a first side of the semiconductor layer of an SOI substrate. Insulator layer material is removed from the second side of the semiconductor layer, between the source/drain contact structures of the first transistor structure and a second transistor structure there formed operatively adjacent the second side of the semiconductor layer and aligned to the first transistor structure.

    摘要翻译: 根据本发明的实施例提供了形成双门限半导体绝缘体(SOI)器件的方法。 这样的方法包括形成与SOI衬底的半导体层的第一侧可操作地相邻的第一晶体管结构。 绝缘体层材料从第一晶体管结构的源极/漏极接触结构和第二晶体管结构之间的半导体层的第二侧被去除,第二晶体管结构可操作地邻近半导体层的第二侧并与第一晶体管结构对准。

    Silicon on insulator DRAM process utilizing both fully and partially depleted devices
    29.
    发明授权
    Silicon on insulator DRAM process utilizing both fully and partially depleted devices 有权
    使用完全和部分耗尽的器件的绝缘体上硅DRAM工艺

    公开(公告)号:US06818496B2

    公开(公告)日:2004-11-16

    申请号:US10265426

    申请日:2002-10-07

    IPC分类号: H01L218242

    摘要: This invention relates to the field of semiconductor integrated circuits and, particularly to stand-alone and embedded memory chips fabricated on Silicon-on-Insulator (SOI) substrates and devices. Partially depleted (PD) and fully depleted (FD) devices are utilized on the same chip. The invention is a process flow utilizing fully depleted SOI devices in one area of the chip and partially depleted SOI devices in selected other areas of the chip. The choice of fully depleted or partially depleted is solely determined by the circuit application in that specific area of the chip. The invention is able to be utilized in accordance with DRAM processing, and especially embedded DRAMs with their large proportion of associated logic circuitry.

    摘要翻译: 本发明涉及半导体集成电路领域,特别涉及制造在绝缘体上硅(SOI)衬底和器件上的独立和嵌入式存储器芯片。 部分耗尽(PD)和完全耗尽(FD)器件在同一芯片上被利用。 本发明是在芯片的一个区域中利用完全耗尽的SOI器件和在芯片的选定其他区域中部分耗尽的SOI器件的工艺流程。 完全耗尽或部分耗尽的选择仅由芯片的该特定区域中的电路应用决定。 本发明能够根据DRAM处理,特别是具有大比例的相关逻辑电路的嵌入式DRAM。