Abstract:
A method for forming a group of structures in a semiconductor device includes forming a conductive layer on a substrate, where the conductive layer includes a conductive material, and forming an oxide layer over the conductive layer. The method further includes etching at least one opening in the oxide layer, filling the at least one opening with the conductive material, etching the conductive material to form spacers along sidewalls of the at least one opening, and removing the oxide layer and a portion of the conductive layer to form the group of structures.
Abstract:
A method of forming a specialized channel region removes a sacrificial gate material and provides a semiconductor implant though the recess associated with the remove sacrificial gate material. The process can be utilized to form a silicon germanium layer in the channel region having a sharp profile in the vertical direction. Further, the silicon germanium layer can be ultra-thin. The silicon germanium channel region has increased charge mobility with respect to conventional channel regions.
Abstract:
MOSFETs are fabricated with accurately defined, high and uniformly concentrated source/drain regions and extensions employing plural, sequential pre-amorphizing, implanting and laser thermal annealing steps with intervening spacer removal. Embodiments include forming sidewall spacers on a gate electrode, sequentially pre-amorphizing, ion implanting and laser thermal annealing to form deep source/drain regions, removing the sidewall spacers, and then sequentially pre-amorphizing, ion implanting and laser thermal annealing to form shallow source/drain extensions.
Abstract:
A semiconductor device with reduced hot carrier injection and punch through is formed with a dual gate electrode comprising edge conductive portions, a central conductive portion, and dielectric sidewall spacers formed between the edge conductive portions and central conductive portion. The edge conductive portions provide high potential barriers against the active regions, thereby reducing threshold voltage roll off and leakage current.
Abstract:
A thin filmed fully-depleted silicon-on-insulator (SOI) metal oxide semiconductor field defect transistor (MOSFET) utilizes a local insulation structure. The local insulative structure includes a buried silicon dioxide region under the channel region. The MOSFET body thickness is very small and yet silicon available outside of the channel region and buried silicon dioxide region is available for sufficient depths of silicide in the source and drain regions. The buried silicon dioxide region can be formed by a trench isolation technique or a LOCOS technique.
Abstract:
A method of manufacturing an integrated circuit may include the steps of annealing a gate structure and a halo section disposed over a substrate using a first temperature, implanting dopants to form drain and source regions, and annealing drain and source regions at a second temperature. The second temperature is substantially less than the first temperature.
Abstract:
For fabricating a field effect transistor, a pillar of semiconductor material is formed, a recess is formed in the top surface of the pillar along the length of the pillar, a gate dielectric material is deposited on any exposed surface of the semiconductor material of the pillar including at the top surface and the first and second side surfaces of the pillar and at the sidewalls and the bottom wall of the recess, for a gate length along the length of the pillar. In addition, a gate electrode material is deposited on the gate dielectric material to surround the pillar at the top surface and the first and second side surfaces of the pillar and to fill the recess, for the gate length of the pillar. A drain and source dopant is implanted into exposed regions of the pillar to form a drain of the field effect transistor on a first side of the gate electrode material along the length of the pillar and to form a source of the field effect transistor on a second side of the gate electrode material along the length of the pillar.
Abstract:
An ultra-thin body SOI MOSFET transistor and fabrication method are described which provide extended silicide depth in a gate-last process. The method utilizes the fabrication of a dummy gate, comprising insulation, which is replaced with an insulated gate after implantation, annealing, and the formation of silicide so that diffusion effects are reduced. By way of example, dummy gate stacks are created having insulating upper segments. Silicon is deposited on the wafer and planarized to expose the insulating segment. The junction is formed by implantation followed by annealing to recrystallize the silicon and to activate the junction. Silicide is then formed, to a depth which can exceed the thickness of the silicon within the SOI wafer, on the upper portion of the silicon layer. The segment of insulation is then removed and a gate is formed with a gate electrode insulated by high-k dielectric.
Abstract:
An ULSI MOSFET formed using silicon on insulator (SOI) principles includes masking regions of an amorphous silicon film on a substrate and exposing intended active regions. Laser energy is directed against the intended active regions to anneal these regions without annealing the masked regions, thereby increasing production throughput and decreasing defect density.
Abstract:
A semiconductor-on-insulator (SOI) transistor is disclosed. The SOI transistor includes a source region, a drain region and a body region disposed therebetween, the body region including a gate disposed thereon, the source and drain regions including respective silicide regions. The body region includes a region of recombination centers formed by atom implantation, wherein atoms forming the region of recombination centers are implanted at an angle from opposite sides of the gate in a direction towards the body region, with the gate and source and drain silicide regions acting as an implant blocking mask, such that the region of recombination centers is disposed between a source/body junction and a drain/body junction. Also disclosed is a method of fabricating the SOI transistor.