Plasma cleaning of superconducting layers
    32.
    发明申请
    Plasma cleaning of superconducting layers 有权
    超导层的等离子体清洗

    公开(公告)号:US20150179918A1

    公开(公告)日:2015-06-25

    申请号:US14138672

    申请日:2013-12-23

    CPC classification number: H01L39/2493

    Abstract: In a “window-junction” formation process for Josephson junction fabrication, a spacer dielectric is formed over the first superconducting electrode layer, then an opening (the “window” is formed to expose the part of the electrode layer to be used for the junction. In an atomic layer deposition (ALD) chamber (or multi-chamber sealed system) equipped with direct or remote plasma capability, the exposed part of the electrode is sputter-etched with Ar, H2, or a combination to remove native oxides, etch residues, and other contaminants. Optionally, an O2 or O3 pre-clean may precede the sputter etch. When the electrode is clean, the tunnel barrier layer is deposited by ALD in-situ without further oxidant exposure.

    Abstract translation: 在用于约瑟夫逊结制造的“窗口”形成工艺中,在第一超导电极层上形成间隔电介质,然后形成开口(“窗口”形成以露出用于结的电极层的部分 在具有直接或远程等离子体能力的原子层沉积(ALD)腔室(或多室密封系统)中,用Ar,H2或组合对暴露的电极部分进行溅射蚀刻,以去除天然氧化物,蚀刻 残留物和其他污染物,任选地,可以在溅射蚀刻之前进行O 2或O 3预清洁。当电极清洁时,隧道势垒层由原位沉积而不进一步氧化剂暴露。

    Plasma densification of dielectrics for improved dielectric loss tangent

    公开(公告)号:US20150179436A1

    公开(公告)日:2015-06-25

    申请号:US14139222

    申请日:2013-12-23

    CPC classification number: H01L27/18 H01L39/2493

    Abstract: Defects in hydrogenated amorphous silicon are reduced by low-energy ion treatments and optional annealing. The treatments leave strongly-bonded hydrogen and other passivants in place, but increase the mobility of loosely-bonded and interstitially trapped hydrogen that would otherwise form unwanted two-level systems (TLS). The mobilized hydrogen atoms may be attracted to unused passivation sites or recombined into H2 gas and diffuse out of the deposited layer. The treatments also increase the density of the material. The optional anneal may partially crystallize the layer, further densify the layer, or both. The reduced number of defects and the increased crystallinity reduce the loss tangent of amorphous silicon dielectrics for superconducting microwave devices.

    al2o3 surface nucleation preparation with remote oxygen plasma
    35.
    发明申请
    al2o3 surface nucleation preparation with remote oxygen plasma 有权
    al2o3表面成核制备与远程氧等离子体

    公开(公告)号:US20150140834A1

    公开(公告)日:2015-05-21

    申请号:US14083124

    申请日:2013-11-18

    Abstract: Methods and apparatus for processing using a plasma source for the treatment of semiconductor surfaces are disclosed. The apparatus includes an outer vacuum chamber enclosing a substrate support, a plasma source (either a direct plasma or a remote plasma), and an optional showerhead. Other gas distribution and gas dispersal hardware may also be used. The plasma source may be used to generate activated species operable to alter the surface of the semiconductor materials. Further, the plasma source may be used to generate activated species operable to enhance the nucleation of deposition precursors on the semiconductor surface.

    Abstract translation: 公开了使用等离子体源处理半导体表面的方法和装置。 该装置包括封闭衬底支撑件的外部真空室,等离子体源(直接等离子体或远程等离子体)和可选的喷头。 也可以使用其他气体分配和气体分散硬件。 等离子体源可用于产生可操作以改变半导体材料的表面的活化物质。 此外,等离子体源可以用于产生可操作以增强半导体表面上的沉积前体的成核的活化物质。

    Gate stacks including TaXSiYO for MOSFETS
    36.
    发明授权
    Gate stacks including TaXSiYO for MOSFETS 有权
    栅极堆叠包括用于MOSFET的TaXSiYO

    公开(公告)号:US08975706B2

    公开(公告)日:2015-03-10

    申请号:US14135381

    申请日:2013-12-19

    Abstract: Provided are field effect transistor (FET) assemblies and methods of forming thereof. An FET assembly may include a dielectric layer formed from tantalum silicon oxide and having the atomic ratio of silicon to tantalum and silicon (Si/(Ta+Si)) of less than 5% to provide a low trap density. The dielectric layer may be disposed over an interface layer, which is disposed over a channel region. The same type of the dielectric layer may be used a common gate dielectric of an nMOSFET (e.g., III-V materials) and a pMOSFET (e.g., germanium). The channel region may include one of indium gallium arsenide, indium phosphate, or germanium. The interface layer may include silicon oxide to provide a higher energy barrier. The dielectric layer may be formed using an atomic layer deposition technique by adsorbing both tantalum and silicon containing precursors on the deposition surface and then oxidizing both precursors in the same operation.

    Abstract translation: 提供场效应晶体管(FET)组件及其形成方法。 FET组件可以包括由钽氧化硅形成并且具有小于5%的硅与钽和硅(Si /(Ta + Si))的原子比的介电层以提供低陷阱密度。 电介质层可以设置在界面层上,该界面层设置在沟道区域上。 可以使用相同类型的电介质层的nMOSFET(例如,III-V材料)和pMOSFET(例如,锗)的公共栅极电介质。 沟道区可以包括砷化铟镓,磷酸铟或锗中的一种。 界面层可以包括氧化硅以提供更高的能量势垒。 可以使用原子层沉积技术,通过在沉积表面上吸附含有钽和硅的两种前体,然后在相同的操作中氧化两种前体来形成电介质层。

Patent Agency Ranking