-
公开(公告)号:US07339227B2
公开(公告)日:2008-03-04
申请号:US11488093
申请日:2006-07-18
IPC分类号: H01L29/76
CPC分类号: H01L27/11521 , H01L27/115 , H01L27/11519 , H01L27/11524 , H01L27/1157 , H01L29/7881 , H01L29/792 , H01L2924/0002 , H01L2924/00
摘要: A nonvolatile semiconductor memory according to the present invention includes memory cell units, which include data select lines formed in parallel to each other, data transfer lines crossing the data select lines and aligned in parallel to each other, and electrically rewritable memory cell transistors disposed at intersections of the data transfer lines and the data select lines. It further includes: a memory cell array block in which the memory cell units are disposed along the data select lines; first source lines, connected to one end of the memory cell units, and aligned along the data select lines; and second source lines electrically connected to the first source lines, and disposed along the data select lines.
摘要翻译: 根据本发明的非易失性半导体存储器包括:存储单元单元,其包括彼此并联形成的数据选择线,与数据选择线相交并且彼此并联排列的数据传输线;以及电可重写存储单元晶体管, 数据传输线和数据选择线的交点。 它还包括:存储单元阵列块,其中存储单元单元沿数据选择线设置; 第一源极线,连接到存储单元单元的一端,并沿数据选择线对齐; 以及第二源极线,其电连接到第一源极线,并且沿着数据选择线设置。
-
公开(公告)号:US07326993B2
公开(公告)日:2008-02-05
申请号:US10890132
申请日:2004-07-14
申请人: Minori Kajimoto , Mitsuhiro Noguchi , Akira Goda
发明人: Minori Kajimoto , Mitsuhiro Noguchi , Akira Goda
IPC分类号: H01L29/788 , H01L23/522
CPC分类号: H01L27/11568 , H01L21/76838 , H01L27/115 , H01L27/11521
摘要: A nonvolatile semiconductor memory includes a first semiconductor layer; second semiconductor regions formed on the first semiconductor layer having device isolating regions extended in a column direction; a first interlayer insulator film formed above the first semiconductor layer; a lower conductive plug connected to the second semiconductor regions; a first interconnect extended in a row direction; a second interlayer insulator formed on the lower conductive plug and the first interlayer insulator film; an upper conductive plug; and a second interconnect formed on the second interlayer insulator contacting with the top of the upper conductive plug extended in the column direction.
-
53.
公开(公告)号:US07268424B2
公开(公告)日:2007-09-11
申请号:US11005387
申请日:2004-12-06
申请人: Minori Kajimoto , Osamu Ikeda , Masaki Momodomi
发明人: Minori Kajimoto , Osamu Ikeda , Masaki Momodomi
IPC分类号: H01L23/12
CPC分类号: H01L23/49855 , G06K19/077 , H01L23/49838 , H01L24/48 , H01L24/49 , H01L24/73 , H01L2224/05599 , H01L2224/16227 , H01L2224/32225 , H01L2224/48091 , H01L2224/48227 , H01L2224/48228 , H01L2224/484 , H01L2224/49171 , H01L2224/73265 , H01L2224/85399 , H01L2924/00014 , H01L2924/01005 , H01L2924/01006 , H01L2924/01015 , H01L2924/01029 , H01L2924/01075 , H01L2924/01078 , H01L2924/014 , H01L2924/12041 , H01L2924/14 , H01L2924/181 , H01L2224/45099 , H01L2924/00 , H01L2924/00012
摘要: A semiconductor device comprises a substrate, an external terminal provided on the substrate, an internal wiring pattern electrically connected to the external terminal, a semiconductor chip mounted on the substrate and electrically connected to the internal wiring pattern, and an antenna pattern. The antenna pattern provided at each of adjacent two corner portions of the substrate and is grounded.
摘要翻译: 半导体器件包括衬底,设置在衬底上的外部端子,与外部端子电连接的内部布线图案,安装在衬底上并电连接到内部布线图案的半导体芯片和天线图案。 天线图案设置在基板的相邻两个角部的每一个处并接地。
-
公开(公告)号:US20070077719A1
公开(公告)日:2007-04-05
申请号:US11536291
申请日:2006-09-28
IPC分类号: H01L21/331
CPC分类号: H01L27/115 , H01L27/11521 , H01L27/11524 , Y10S438/942 , Y10S438/975
摘要: In a semiconductor device manufacturing method, a surface of a substrate structure including a semiconductor layer is covered with a first film including first and second openings. The first opening is configured as an alignment mark. The second opening is configured as an opening for introducing an impurity into a first predetermined position of the semiconductor layer. In this method, a third opening is formed in the first film, using a photo mask aligned with the first opening used as an alignment mark. The third opening is configured as an opening for introducing an impurity into a second predetermined position of the semiconductor layer.
摘要翻译: 在半导体器件制造方法中,包括半导体层的衬底结构的表面被包括第一和第二开口的第一膜覆盖。 第一开口被配置为对准标记。 第二开口被构造为用于将杂质引入半导体层的第一预定位置的开口。 在该方法中,使用与用作对准标记的第一开口对准的光掩模,在第一膜中形成第三开口。 第三开口被构造为用于将杂质引入半导体层的第二预定位置的开口。
-
公开(公告)号:US07095102B2
公开(公告)日:2006-08-22
申请号:US10290028
申请日:2002-11-06
申请人: Minori Kajimoto , Osamu Ikeda , Masaki Momodomi
发明人: Minori Kajimoto , Osamu Ikeda , Masaki Momodomi
IPC分类号: H01L23/02
CPC分类号: H01L23/49855 , G06K19/077 , H01L23/49838 , H01L24/48 , H01L24/49 , H01L24/73 , H01L2224/05599 , H01L2224/16227 , H01L2224/32225 , H01L2224/48091 , H01L2224/48227 , H01L2224/48228 , H01L2224/484 , H01L2224/49171 , H01L2224/73265 , H01L2224/85399 , H01L2924/00014 , H01L2924/01005 , H01L2924/01006 , H01L2924/01015 , H01L2924/01029 , H01L2924/01075 , H01L2924/01078 , H01L2924/014 , H01L2924/12041 , H01L2924/14 , H01L2924/181 , H01L2224/45099 , H01L2924/00 , H01L2924/00012
摘要: A pad rearrangement substrate includes an internal terminal provided on a mounting plane of a dielectric substrate, an external terminal provided on the external terminal plane of the dielectric substrate, an internal wiring pattern connecting the external terminal to the internal terminal, an antenna pattern provided at a corner portion of the external terminal plane of the dielectric substrate, an external terminal provided on the external terminal plane of the dielectric substrate, and a dielectric layer. The antenna pattern is connected to the dummy external terminal. The dielectric layer coats the external terminal plane of the dielectric substrate except the external terminal and the dummy external terminal.
摘要翻译: 衬垫重排衬底包括设置在电介质衬底的安装平面上的内部端子,设置在电介质衬底的外部端子平面上的外部端子,将外部端子连接到内部端子的内部布线图案,设置在 电介质基板的外部端子平面的角部,设置在电介质基板的外部端子平面上的外部端子和电介质层。 天线图案连接到虚拟外部端子。 电介质层涂敷除了外部端子和虚设外部端子之外的电介质基板的外部端子平面。
-
公开(公告)号:US20060091470A1
公开(公告)日:2006-05-04
申请号:US11031036
申请日:2005-01-10
申请人: Mitsuhiro Noguchi , Minori Kajimoto
发明人: Mitsuhiro Noguchi , Minori Kajimoto
IPC分类号: H01L29/94
CPC分类号: H01L27/11546 , H01L27/105 , H01L27/11526
摘要: A nonvolatile semiconductor memory device includes a first well of a first conductivity type, which is formed in a semiconductor substrate of the first conductivity type, a plurality of memory cell transistors that are formed in the first well, a second well of a second conductivity type, which includes a first part that surrounds a side region of the first well and a second part that surrounds a lower region of the first well, and electrically isolates the first well from the semiconductor substrate, and a third well of the second conductivity type, which is formed in the semiconductor substrate. The third well has a less depth than the second part of the second well.
摘要翻译: 非易失性半导体存储器件包括形成在第一导电类型的半导体衬底中的第一导电类型的第一阱,形成在第一阱中的多个存储单元晶体管,第二导电类型的第二阱 ,其包括围绕第一阱的侧部区域的第一部分和围绕第一阱的下部区域的第二部分,并且将第一阱与半导体衬底以及第二导电类型的第三阱电隔离, 其形成在半导体衬底中。 第三井具有比第二井的第二部分更少的深度。
-
-
-
-
-