Layout pattern for 8T-SRAM and the manufacturing method thereof
    54.
    发明授权
    Layout pattern for 8T-SRAM and the manufacturing method thereof 有权
    8T-SRAM的布局图及其制造方法

    公开(公告)号:US09401366B1

    公开(公告)日:2016-07-26

    申请号:US14792636

    申请日:2015-07-07

    Abstract: The present invention provides a layout pattern of an 8-transistor static random access memory (8T-SRAM), at least including a first diffusion region, a second diffusion region and a third diffusion region disposed on a substrate, a critical dimension region being disposed between the first diffusion region and the third diffusion region. The critical dimension region directly contacts the first diffusion region and the third diffusion region, a first extra diffusion region, a second extra diffusion region and a third extra diffusion region disposed surrounding and directly contacting the first diffusion region, the second diffusion region and the third diffusion region respectively. The first, the second and the third extra diffusion region are not disposed within the critical dimension region.

    Abstract translation: 本发明提供了至少包括第一扩散区域,第二扩散区域和设置在衬底上的第三扩散区域的8-晶体管静态随机存取存储器(8T-SRAM)的布局图案,设置临界尺寸区域 在第一扩散区域和第三扩散区域之间。 临界尺寸区域直接接触第一扩散区域和第三扩散区域,第一额外扩散区域,第二额外扩散区域和设置在第一扩散区域,第二扩散区域和第三扩散区域周围并直接接触的第三额外扩散区域 扩散区。 第一,第二和第三附加扩散区域不设置在临界尺寸区域内。

    LAYOUT PATTERN FOR STATIC RANDOM ACCESS MEMORY

    公开(公告)号:US20240404587A1

    公开(公告)日:2024-12-05

    申请号:US18218025

    申请日:2023-07-04

    Abstract: The invention provides a layout pattern of static random access memory (SRAM), which comprises a substrate, and a plurality of fin structures and a plurality of gate structures are located on the substrate to form a plurality of transistors. The plurality of transistors comprise a first pull-up transistor (PU1), a first pull-down transistor (PD1), a second pull-up transistor (PU2), a second pull-down transistor (PD2), a first access transistor (PG1A), a second access transistor (PG1B), a third access transistor (PG2A) and a fourth access transistor (PG2B). A first word line contact pad connected to a gate of the first access transistor (PG1A) and a first word line, and a second word line contact pad connected to a gate of the second access transistor (PG1B) and a second word line, the first word line contact pad and the second word line contact pad do not overlap in a vertical direction.

    Layout pattern of static random access memory

    公开(公告)号:US12148809B2

    公开(公告)日:2024-11-19

    申请号:US17583225

    申请日:2022-01-25

    Abstract: The present invention provides a layout pattern of static random access memory, comprising a PU1 (first pull-up transistor), a PU2 (second pull-up transistor), a PD1A (first pull-down transistor), a PD1B (second pull-down transistor), a PD2A (third pull-down transistor), a PD2B (fourth pull-down transistor), a PG1A (first access transistor), a PG1B (second access transistor), a PG2A (third access transistor) and a PG2B (fourth access transistor) located on the substrate. The PD1A and the PD1B are connected in parallel with each other, the PD2A and the PD2B are connected in parallel with each other, wherein the gate structures include a first J-shaped gate structure, and the first J-shaped gate structure is an integrally formed structure.

    Static random access memory array pattern
    58.
    发明公开

    公开(公告)号:US20230403837A1

    公开(公告)日:2023-12-14

    申请号:US17857065

    申请日:2022-07-04

    CPC classification number: H01L27/1104

    Abstract: The invention provides a static random access memory (SRAM) array pattern, which comprises a substrate, a first region, a second region, a third region and a fourth region are defined on the substrate and arranged in an array, each region partially overlaps with the other three regions, and each region contains a SRAM cell, the layout of the SRAM cell in the first region is the same as that in the third region, the layout of the SRAM cell in the second region is the same as that in the fourth region, and the layout of the SRAM cell in the first region and the layout of the SRAM cell in the fourth region are mirror patterns along a horizontal axis.

    LAYOUT PATTERN OF TWO-PORT TERNARY CONTENT ADDRESSABLE MEMORY

    公开(公告)号:US20210118507A1

    公开(公告)日:2021-04-22

    申请号:US17114373

    申请日:2020-12-07

    Abstract: A layout pattern of a two-port ternary content addressable memory (TCAM) includes a first storage unit, a second storage unit, a first comparison circuit and a second comparison circuit. The first comparison circuit and the second comparison circuit are positioned in a first side area of a side and a second side area of another side of the layout pattern, respectively. The first storage unit and the second storage unit are positioned in a first middle area and a second middle area between the first side area and the second side area, respectively. The first storage unit is connected to the first comparison circuit through a first gate structure and connected to the second comparison circuit through a second gate structure. The second storage unit is connected to the first comparison circuit through a third gate structure and connected to the second comparison circuit through a fourth gate structure.

Patent Agency Ranking