METHOD TO ENHANCE STRAIN IN FULLY ISOLATED FINFET STRUCTURES
    63.
    发明申请
    METHOD TO ENHANCE STRAIN IN FULLY ISOLATED FINFET STRUCTURES 有权
    在完全隔离的FINFET结构中增强应变的方法

    公开(公告)号:US20150255605A1

    公开(公告)日:2015-09-10

    申请号:US14201555

    申请日:2014-03-07

    CPC classification number: H01L29/7848 H01L29/66795 H01L29/785

    Abstract: Methods and structures for increasing strain in fully insulated finFETs are described. The finFET structures may be formed on an insulating layer and include source, channel, and drain regions that are insulated all around. During fabrication, the source and drain regions may be formed as suspended structures. A strain-inducing material may be formed around the source and drain regions on four contiguous sides so as to impart strain to the channel region of the finFET.

    Abstract translation: 描述了在全绝缘finFET中增加应变的方法和结构。 finFET结构可以形成在绝缘层上,并且包括绝缘的源极,沟道和漏极区域。 在制造期间,源区和漏区可以形成为悬挂结构。 应变诱导材料可以在四个相邻侧面上的源极和漏极区域周围形成,以便对finFET的沟道区域施加应力。

    METHOD TO INDUCE STRAIN IN 3-D MICROFABRICATED STRUCTURES
    64.
    发明申请
    METHOD TO INDUCE STRAIN IN 3-D MICROFABRICATED STRUCTURES 审中-公开
    在三维微结构中诱导应变的方法

    公开(公告)号:US20150140760A1

    公开(公告)日:2015-05-21

    申请号:US14597457

    申请日:2015-01-15

    Abstract: Methods and structures for forming strained-channel finFETs are described. Fin structures for finFETs may be formed in two epitaxial layers that are grown over a bulk substrate. A first thin epitaxial layer may be cut and used to impart strain to an adjacent channel region of the finFET via elastic relaxation. The structures exhibit a preferred design range for increasing induced strain and uniformity of the strain over the fin height.

    Abstract translation: 描述形成应变通道鳍状FET的方法和结构。 用于finFET的鳍结构可以形成在生长在块状衬底上的两个外延层中。 可以将第一薄外延层切割并用于通过弹性弛豫向finFET的相邻沟道区施加应变。 该结构表现出优选的设计范围,用于增加应变在翅片高度上的诱导应变和均匀性。

    FINFET DEVICE WITH SILICIDED SOURCE-DRAIN REGIONS AND METHOD OF MAKING SAME USING A TWO STEP ANNEAL
    67.
    发明申请
    FINFET DEVICE WITH SILICIDED SOURCE-DRAIN REGIONS AND METHOD OF MAKING SAME USING A TWO STEP ANNEAL 审中-公开
    具有硅源排水区域的FINFET器件及使用两步法制备相同方法

    公开(公告)号:US20140106529A1

    公开(公告)日:2014-04-17

    申请号:US14051174

    申请日:2013-10-10

    Abstract: A thermal annealing flow process includes the steps of: depositing a metal or metal alloy on a silicon semiconductor structure, performing a first annealing of a rapid thermal anneal (RTA) type to produce a metal rich phase in a portion of the silicon semiconductor structure, removing unreacted metal or metal alloy and performing a second annealing as a millisecond annealing at a temperature that is below a melt temperature of the silicon material present in the silicon semiconductor structure.

    Abstract translation: 热退火流程包括以下步骤:在硅半导体结构上沉积金属或金属合金,执行快速热退火(RTA)型的第一退火以在硅半导体结构的一部分中产生富金相, 去除未反应的金属或金属合金,并在低于硅半导体结构中存在的硅材料的熔融温度的温度下进行第二退火作为毫秒退火。

Patent Agency Ranking