-
公开(公告)号:US20210066487A1
公开(公告)日:2021-03-04
申请号:US16574094
申请日:2019-09-18
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Yu-Ming Hsu , Yu-Chi Wang , Yen-Hsing Chen , Tsung-Mu Yang , Yu-Ren Wang
IPC: H01L29/778 , H01L29/205 , H01L29/20 , H01L29/267 , H01L29/15
Abstract: An HEMT includes an aluminum gallium nitride layer. A gallium nitride layer is disposed below the aluminum gallium nitride layer. A zinc oxide layer is disposed under the gallium nitride layer. A source electrode and a drain electrode are disposed on the aluminum gallium nitride layer. A gate electrode is disposed on the aluminum gallium nitride layer and between the drain electrode and the source electrode.
-
公开(公告)号:US20200328126A1
公开(公告)日:2020-10-15
申请号:US16914483
申请日:2020-06-29
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Fu-Jung Chuang , Ching-Ling Lin , Po-Jen Chuang , Yu-Ren Wang , Wen-An Liang , Chia-Ming Kuo , Guan-Wei Huang , Yuan-Yu Chung , I-Ming Tseng
IPC: H01L21/8238 , H01L27/092 , H01L21/762
Abstract: A semiconductor device includes a fin-shaped structure on a substrate, a single diffusion break (SDB) structure in the fin-shaped structure to divide the fin-shaped structure into a first portion and a second portion, and a gate structure on the SDB structure. Preferably, the SDB structure includes silicon oxycarbonitride (SiOCN), a concentration portion of oxygen in SiOCN is between 30% to 60%, and the gate structure includes a metal gate having a n-type work function metal layer or a p-type work function metal layer.
-
公开(公告)号:US20200035568A1
公开(公告)日:2020-01-30
申请号:US16589032
申请日:2019-09-30
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Fu-Jung Chuang , Ching-Ling Lin , Po-Jen Chuang , Yu-Ren Wang , Wen-An Liang , Chia-Ming Kuo , Guan-Wei Huang , Yuan-Yu Chung , I-Ming Tseng
IPC: H01L21/8238 , H01L21/762 , H01L27/092
Abstract: A method for fabricating semiconductor device includes the steps of: providing a substrate having a first region and a second region; forming a first fin-shaped structure on the first region; removing part of the first fin-shaped structure to form a first trench; forming a dielectric layer in the first trench, wherein the dielectric layer comprises silicon oxycarbonitride (SiOCN); and planarizing the dielectric layer to form a first single diffusion break (SDB) structure.
-
公开(公告)号:US20190280106A1
公开(公告)日:2019-09-12
申请号:US16404749
申请日:2019-05-07
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Yu-Ying Lin , Yi-Liang Ye , Sung-Yuan Tsai , Chun-Wei Yu , Yu-Ren Wang , Zhen Wu , Tai-Yen Lin
IPC: H01L29/66 , H01L21/768 , H01L21/3065 , H01L21/306 , H01L21/285 , H01L29/08 , H01L29/78 , H01L21/265
Abstract: A method for fabricating semiconductor device includes the steps of: forming a first gate structure on a substrate; performing a first etching process to form a recess adjacent to the first gate structure; performing an ion implantation process to form an amorphous layer directly under the recess; performing a second etching process to remove the amorphous layer; and forming an epitaxial layer in the recess.
-
公开(公告)号:US10332981B1
公开(公告)日:2019-06-25
申请号:US15943657
申请日:2018-04-02
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Yu-Ying Lin , Yi-Liang Ye , Sung-Yuan Tsai , Chun-Wei Yu , Yu-Ren Wang , Zhen Wu , Tai-Yen Lin
IPC: H01L21/00 , H01L29/66 , H01L21/265 , H01L21/3065 , H01L21/306 , H01L21/768 , H01L29/78 , H01L29/08 , H01L21/285 , H01L21/02
Abstract: A method for fabricating semiconductor device includes the steps of: forming a first gate structure on a substrate; performing a first etching process to form a recess adjacent to the first gate structure; performing an ion implantation process to form an amorphous layer directly under the recess; performing a second etching process to remove the amorphous layer; and forming an epitaxial layer in the recess.
-
公开(公告)号:US10332741B2
公开(公告)日:2019-06-25
申请号:US15590004
申请日:2017-05-08
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Yi-Liang Ye , Kuang-Hsiu Chen , Chun-Wei Yu , Yu-Ren Wang
IPC: H01L21/02 , H01L21/66 , H01L29/00 , H01L21/321
Abstract: A method for post chemical mechanical polishing clean is provided in the present invention, which include the steps of providing a substrate, performing a chemical mechanical polishing process, and performing a plurality of cleaning processes sequentially substrate using solutions of sulfuric acid (H2SO4) and hydrogen peroxide (H2O2) with different ratios and at different temperatures.
-
公开(公告)号:US20190157455A1
公开(公告)日:2019-05-23
申请号:US15820443
申请日:2017-11-22
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Kuang-Hsiu Chen , Hsu Ting , Chung-Fu Chang , Shi-You Liu , Chun-Wei Yu , Yu-Ren Wang
IPC: H01L29/78 , H01L29/66 , H01L21/02 , H01L21/265 , H01L21/266 , H01L21/324 , H01L29/08 , H01L29/165
CPC classification number: H01L21/3105 , H01L21/02532 , H01L21/26533 , H01L21/26586 , H01L21/266 , H01L21/324 , H01L29/0847 , H01L29/165 , H01L29/66636 , H01L29/7848
Abstract: A method for fabricating a semiconductor device. A gate is formed on a substrate. A spacer is formed on each sidewall of the gate. A hard mask layer is formed on the spacer. A recessed region is formed in the substrate and adjacent to the hard mask layer. An epitaxial layer is formed in the recessed region. The substrate is subjected to an ion implantation process to bombard particle defects on the hard mask layer with inert gas ions. An annealing process is performed to repair damages to the epitaxial layer caused by the ion implantation process. The hard mask layer is then removed.
-
公开(公告)号:US10128366B2
公开(公告)日:2018-11-13
申请号:US15890303
申请日:2018-02-06
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Yu-Ying Lin , Kuan Hsuan Ku , I-Cheng Hu , Chueh-Yang Liu , Shui-Yen Lu , Yu Shu Lin , Chun Yao Yang , Yu-Ren Wang , Neng-Hui Yang
IPC: H01L21/00 , H01L29/78 , H01L21/225 , H01L29/06 , H01L21/768 , H01L21/311 , H01L29/417 , H01L29/165 , H01L27/092
Abstract: A semiconductor device includes a semiconductor substrate, a gate structure formed over the semiconductor substrate, and an epitaxial structure formed partially within the semiconductor substrate. The gate structure includes a gate dielectric layer formed over the semiconductor substrate, a gate electrode formed over the gate dielectric layer, and a spacer formed on side surfaces of the gate dielectric layer and the gate electrode. A laterally extending portion of the epitaxial structure extends laterally at an area below a top surface of the semiconductor substrate in a direction toward an area below the gate structure. A lateral end of the laterally extending portion is below the spacer.
-
公开(公告)号:US20180158943A1
公开(公告)日:2018-06-07
申请号:US15890303
申请日:2018-02-06
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Yu-Ying Lin , Kuan Hsuan KU , I-Cheng Hu , Chueh-Yang Liu , Shui-Yen Lu , Yu Shu LIN , Chun Yao YANG , Yu-Ren Wang , Neng-Hui Yang
IPC: H01L29/78 , H01L29/417 , H01L29/165 , H01L29/06 , H01L21/225 , H01L21/768 , H01L21/311 , H01L27/092
CPC classification number: H01L29/78 , H01L21/31144 , H01L21/76877 , H01L27/0922 , H01L29/0688 , H01L29/0847 , H01L29/165 , H01L29/41783 , H01L29/6653 , H01L29/6656 , H01L29/66636
Abstract: A semiconductor device includes a semiconductor substrate, a gate structure formed over the semiconductor substrate, and an epitaxial structure formed partially within the semiconductor substrate. The gate structure includes a gate dielectric layer formed over the semiconductor substrate, a gate electrode formed over the gate dielectric layer, and a spacer formed on side surfaces of the gate dielectric layer and the gate electrode. A laterally extending portion of the epitaxial structure extends laterally at an area below a top surface of the semiconductor substrate in a direction toward an area below the gate structure. A lateral end of the laterally extending portion is below the spacer.
-
公开(公告)号:US20180122707A1
公开(公告)日:2018-05-03
申请号:US15339949
申请日:2016-11-01
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Yi-Liang Ye , Kuang-Hsiu Chen , Chun-Wei Yu , Chueh-Yang Liu , Wen-Jiun Shen , Yu-Ren Wang
IPC: H01L21/8238 , H01L29/161 , H01L29/49 , H01L29/66 , H01L21/311 , H01L27/092
CPC classification number: H01L21/823821 , H01L21/3081 , H01L21/31116 , H01L21/823814 , H01L21/823864 , H01L27/0924 , H01L29/6653 , H01L29/7848 , H01L29/785
Abstract: The present invention provides a method for forming a semiconductor device, comprising the following steps: firstly, a substrate is provided, having a NMOS region and a PMOS region defined thereon, next, a gate structure is formed on the substrate within the NMOS region, and a disposal spacer is formed on two sides of the gate structure, afterwards, a mask layer is formed on the PMOS region to expose the NMOS region, next, a recess is formed on two sides of the gate structure spaced from the gate structure by the disposal spacer within the NMOS region, the disposal spacer is then removed after the recess is formed, and an epitaxial layer is formed into the recess.
-
-
-
-
-
-
-
-
-