-
公开(公告)号:US10651174B2
公开(公告)日:2020-05-12
申请号:US16412337
申请日:2019-05-14
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Yi-Liang Ye , Kuang-Hsiu Chen , Chun-Wei Yu , Chueh-Yang Liu , Yu-Ren Wang
IPC: H01L27/088 , H01L21/8234 , H01L29/51
Abstract: A method of forming a gate structure on a fin structure includes the steps of providing a fin structure covered by a first silicon oxide layer, a silicon nitride layer, a gate material and a cap material in sequence, wherein the silicon nitride layer contacts the first silicon oxide layer. Later, the cap material is patterned to form a first cap layer and the gate material is patterned to form a first gate electrode by taking the silicon nitride layer as an etching stop layer. Then, the silicon nitride layer not covered by the first gate electrode is removed to expose part of the first silicon oxide layer. Finally, a first dielectric layer is formed to conformally cover the first silicon oxide layer, the first gate electrode and the first cap layer.
-
公开(公告)号:US10446667B2
公开(公告)日:2019-10-15
申请号:US16404749
申请日:2019-05-07
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Yu-Ying Lin , Yi-Liang Ye , Sung-Yuan Tsai , Chun-Wei Yu , Yu-Ren Wang , Zhen Wu , Tai-Yen Lin
IPC: H01L21/00 , H01L29/66 , H01L21/768 , H01L21/3065 , H01L21/306 , H01L21/285 , H01L29/78 , H01L21/265 , H01L29/08 , H01L21/02 , H01L21/3115
Abstract: A method for fabricating semiconductor device includes the steps of: forming a first gate structure on a substrate; performing a first etching process to form a recess adjacent to the first gate structure; performing an ion implantation process to form an amorphous layer directly under the recess; performing a second etching process to remove the amorphous layer; and forming an epitaxial layer in the recess.
-
公开(公告)号:US20190279979A1
公开(公告)日:2019-09-12
申请号:US16412337
申请日:2019-05-14
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Yi-Liang Ye , Kuang-Hsiu Chen , Chun-Wei Yu , Chueh-Yang Liu , Yu-Ren Wang
IPC: H01L27/088 , H01L21/8234
Abstract: A method of forming a gate structure on a fin structure includes the steps of providing a fin structure covered by a first silicon oxide layer, a silicon nitride layer, a gate material and a cap material in sequence, wherein the silicon nitride layer contacts the first silicon oxide layer. Later, the cap material is patterned to form a first cap layer and the gate material is patterned to form a first gate electrode by taking the silicon nitride layer as an etching stop layer. Then, the silicon nitride layer not covered by the first gate electrode is removed to expose part of the first silicon oxide layer. Finally, a first dielectric layer is formed to conformally cover the first silicon oxide layer, the first gate electrode and the first cap layer.
-
公开(公告)号:US09899520B2
公开(公告)日:2018-02-20
申请号:US14978409
申请日:2015-12-22
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Yi-Liang Ye , Kuang-Hsiu Chen , Chueh-Yang Liu , Yu-Ren Wang
IPC: H01L29/78 , H01L29/66 , H01L21/02 , H01L21/033
CPC classification number: H01L29/7848 , H01L21/0245 , H01L21/02636 , H01L21/0332 , H01L29/6656 , H01L29/66636 , H01L29/7834
Abstract: A method for forming a semiconductor device includes steps as follows: Firstly, a semiconductor substrate having a circuit element with at least one spacer formed thereon is provided. Next, an acid treatment is performed on a surface of the spacer. A disposable layer is then formed on the circuit element and the spacer. Thereafter, an etching process is performed to form at least one recess in the semiconductor substrate adjacent to the circuit element. Subsequently, a selective epitaxial growth (SEG) process is performed to form an epitaxial layer in the recess.
-
公开(公告)号:US10892348B2
公开(公告)日:2021-01-12
申请号:US16396788
申请日:2019-04-29
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Hao-Hsuan Chang , Bin-Siang Tsai , Ting-An Chien , Yi-Liang Ye
IPC: H01L29/66 , H01L21/62 , H01L21/02 , H01L21/265 , H01L21/308 , H01L21/762 , H01L29/78
Abstract: A method of rounding fin-shaped structures includes the following steps. A substrate including fin-shaped structures, and pad oxide caps and pad nitride caps covering the fin-shaped structures from bottom to top are provided. An isolation structure fills between the fin-shaped structures. A removing process is performed to remove a top part of the isolation structure and expose top parts of the fin-shaped structures. An oxidation process is performed to oxidize sidewalls of the top parts of the fin-shaped structures, thereby forming oxidized parts covering sidewalls of the top parts of the fin-shaped structures. The pad nitride caps are removed. The pad oxide caps and the oxidized parts are removed at the same time, thereby forming rounding fin-shaped structures.
-
公开(公告)号:US20200343371A1
公开(公告)日:2020-10-29
申请号:US16396788
申请日:2019-04-29
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Hao-Hsuan Chang , Bin-Siang Tsai , Ting-An Chien , Yi-Liang Ye
IPC: H01L29/66 , H01L21/762 , H01L21/02 , H01L21/265 , H01L21/308
Abstract: A method of rounding fin-shaped structures includes the following steps. A substrate including fin-shaped structures, and pad oxide caps and pad nitride caps covering the fin-shaped structures from bottom to top are provided. An isolation structure fills between the fin-shaped structures. A removing process is performed to remove a top part of the isolation structure and expose top parts of the fin-shaped structures. An oxidation process is performed to oxidize sidewalls of the top parts of the fin-shaped structures, thereby forming oxidized parts covering sidewalls of the top parts of the fin-shaped structures. The pad nitride caps are removed. The pad oxide caps and the oxidized parts are removed at the same time, thereby forming rounding fin-shaped structures.
-
公开(公告)号:US20200052123A1
公开(公告)日:2020-02-13
申请号:US16056540
申请日:2018-08-07
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Yi-Liang Ye , Chun-Wei Yu , Yu-Ren Wang , Hao-Hsuan Chang , Chia-Wei Hsu
IPC: H01L29/78 , H01L29/06 , H01L29/66 , H01L21/02 , H01L21/324 , H01L21/762
Abstract: A method of rounding corners of a fin includes providing a substrate with a fin protruding from the substrate, wherein a pad oxide and a pad nitride entirely cover a top surface of the fin. Later, part of the pad oxide is removed laterally to expose part of the top surface of the fin. A silicon oxide layer is formed to contact two sidewalls of the fin and the exposed top surface, wherein two sidewalls and the top surface define two corners of the fin. After forming the silicon oxide layer, an annealing process is performed to round two corners of the fin. Finally, after the annealing process, an STI filling material is formed to cover the pad nitride, the pad oxide and the fin.
-
公开(公告)号:US20180096995A1
公开(公告)日:2018-04-05
申请号:US15284552
申请日:2016-10-04
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Yi-Liang Ye , Kuang-Hsiu Chen , Chun-Wei Yu , Chueh-Yang Liu , Yu-Ren Wang
IPC: H01L27/088 , H01L21/8234 , H01L29/66
CPC classification number: H01L27/0886 , H01L21/823431 , H01L21/823462 , H01L29/517
Abstract: A method of forming a gate structure on a fin structure includes the steps of providing a fin structure covered by a first silicon oxide layer, a silicon nitride layer, a gate material and a cap material in sequence, wherein the silicon nitride layer contacts the first silicon oxide layer. Later, the cap material is patterned to form a first cap layer and the gate material is patterned to form a first gate electrode by taking the silicon nitride layer as an etching stop layer. Then, the silicon nitride layer not covered by the first gate electrode is removed to expose part of the first silicon oxide layer. Finally, a first dielectric layer is formed to conformally cover the first silicon oxide layer, the first gate electrode and the first cap layer.
-
9.
公开(公告)号:US20170221723A1
公开(公告)日:2017-08-03
申请号:US15012821
申请日:2016-02-01
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Yi-Liang Ye , Kuang-Hsiu Chen , Chueh-Yang Liu , Yu-Ren Wang
IPC: H01L21/321 , H01L21/3105 , H01L21/283 , H01L21/02 , H01L29/66 , H01L21/3205
CPC classification number: H01L21/3212 , H01L21/02065 , H01L21/02074 , H01L21/0214 , H01L21/02164 , H01L21/02167 , H01L21/0217 , H01L21/283 , H01L21/31053 , H01L21/31055 , H01L21/32055 , H01L21/32115 , H01L29/66795
Abstract: A method for fabricating a semiconductor structure includes following steps. First, a first layer, a second layer and a third layer are sequentially formed on the substrate. The second layer is conformally disposed on the top surface of the first layer. The second layer and the first layer have different compositions, and the third layer and the second layer also have different compositions. Then, a planarizing process is performed on the third layer until portions of the second layer are exposed. Afterwards, hydrofluoric acid and aqueous oxidant are concurrently or sequentially provided to the remaining second and third layers. Finally, an etch back process is carried out to remove all the second layer and portions of the first layer.
-
公开(公告)号:US10312084B2
公开(公告)日:2019-06-04
申请号:US15439890
申请日:2017-02-22
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Kuang-Hsiu Chen , Yi-Liang Ye , Chueh-Yang Liu , Yu-Ren Wang
IPC: H01L21/265 , H01L21/02 , H01L21/8238 , H01L21/033 , H01L29/78 , H01L29/08 , H01L29/267 , H01L29/51 , H01L29/66 , H01L29/24 , H01L21/3105 , H01L27/092 , H01L29/49
Abstract: A method for fabricating the semiconductor device is disclosed. A semiconductor substrate having a main surface is provided. A gate is formed on the main surface of the semiconductor substrate. An offset liner is formed on the sidewall of the gate. An ion implantation process is performed to form lightly doped drain (LDD) region in the semiconductor substrate. A spacer is formed on a sidewall of the gate. A cavity is recessed into the main surface of the semiconductor substrate. The cavity is adjacent to the spacer. An epitaxial layer is grown in the cavity. The spacer is then subjected to a surface treatment to form a dense oxide film on the spacer. A mask layer is deposited on the dense oxide film. The dense oxide film has a thickness that is smaller or equal to 12 angstroms.
-
-
-
-
-
-
-
-
-