-
公开(公告)号:US11075215B2
公开(公告)日:2021-07-27
申请号:US16869194
申请日:2020-05-07
Applicant: Micron Technology, Inc.
Inventor: Collin Howder , Gordon A. Haller
IPC: H01L27/11556 , G11C5/06 , H01L27/11558 , H01L27/11582 , H01L27/11524 , H01L27/1157
Abstract: A method used in forming a memory array comprises forming a substrate comprising a conductive tier, a first insulator tier above the conductive tier, a sacrificial material tier above the first insulator tier, and a second insulator tier above the sacrificial material tier. A stack comprising vertically-alternating insulative tiers and wordline tiers is formed above the second insulator tier. Channel material is formed through the insulative tiers and the wordline tier. Horizontally-elongated trenches are formed through the stack to the sacrificial material tier. Sacrificial material is etched through the horizontally-elongated trenches selectively relative to material of the first insulator tier and selectively relative to material of the second insulator tier. A laterally-outer sidewall of the channel material is exposed in the sacrificial material tier. A conductive structure is formed directly against the laterally-outer sidewall of the channel material in the sacrificial material tier. The conductive structure extends through the first insulator tier and directly electrically couples the channel material to the conductive tier. Structure embodiments are disclosed.
-
公开(公告)号:US10937798B2
公开(公告)日:2021-03-02
申请号:US16179572
申请日:2018-11-02
Applicant: Micron Technology, Inc.
Inventor: Changhan Kim , Richard J. Hill , John D. Hopkins , Collin Howder
IPC: H01L27/11582 , H01L27/11524 , H01L27/1157 , H01L27/11556 , H01L21/28
Abstract: A memory array comprises a vertical stack comprising alternating insulative tiers and wordline tiers. The wordline tiers comprise gate regions of individual memory cells. The gate regions individually comprise part of a wordline in individual of the wordline tiers. Channel material extends elevationally through the insulative tiers and the wordline tiers. The individual memory cells comprise a memory structure laterally between the gate region and the channel material. Individual of the wordlines comprise opposing laterally-outer longitudinal edges. The longitudinal edges individually comprise a longitudinally-elongated recess extending laterally into the respective individual wordline. Methods are disclosed.
-
公开(公告)号:US10784273B2
公开(公告)日:2020-09-22
申请号:US16251241
申请日:2019-01-18
Applicant: Micron Technology, Inc.
Inventor: Collin Howder , Gordon A. Haller
IPC: H01L27/11556 , G11C5/06 , H01L27/11558 , H01L27/11582 , H01L27/11524 , H01L27/1157
Abstract: A method used in forming a memory array comprises forming a substrate comprising a conductive tier, a first insulator tier above the conductive tier, a sacrificial material tier above the first insulator tier, and a second insulator tier above the sacrificial material tier. A stack comprising vertically-alternating insulative tiers and wordline tiers is formed above the second insulator tier. Channel material is formed through the insulative tiers and the wordline tier. Horizontally-elongated trenches are formed through the stack to the sacrificial material tier. Sacrificial material is etched through the horizontally-elongated trenches selectively relative to material of the first insulator tier and selectively relative to material of the second insulator tier. A laterally-outer sidewall of the channel material is exposed in the sacrificial material tier. A conductive structure is formed directly against the laterally-outer sidewall of the channel material in the sacrificial material tier. The conductive structure extends through the first insulator tier and directly electrically couples the channel material to the conductive tier. Structure embodiments are disclosed.
-
公开(公告)号:US20200266203A1
公开(公告)日:2020-08-20
申请号:US16277311
申请日:2019-02-15
Applicant: Micron Technology, Inc.
Inventor: Bharat Bhushan , Chris M. Carlson , Collin Howder
IPC: H01L27/11556 , G11C8/14 , G11C16/04 , G06F3/06 , H01L27/11524 , H01L27/11529 , H01L27/11558 , H01L27/1157 , H01L27/11573 , H01L27/11582
Abstract: A method used in forming a memory array comprising strings of memory cells comprises forming a stack comprising vertically-alternating insulative tiers and wordline tiers. First charge-blocking material is formed to extend elevationally along the vertically-alternating tiers. The first charge-blocking material has k of at least 7.0 and comprises a metal oxide. A second charge-blocking material is formed laterally inward of the first charge-blocking material. The second charge-blocking material has k less than 7.0. Storage material is formed laterally inward of the second charge-blocking material. Insulative charge-passage material is formed laterally inward of the storage material. Channel material is formed to extend elevationally along the insulative tiers and the wordline tiers laterally inward of the insulative charge-passage material. Structure embodiments are disclosed.
-
公开(公告)号:US10748922B2
公开(公告)日:2020-08-18
申请号:US16203200
申请日:2018-11-28
Applicant: Micron Technology, Inc.
Inventor: Collin Howder , Rita J. Klein
IPC: H01L27/11582 , G06F3/06 , H01L27/1157 , H01L27/11556 , H01L27/11524
Abstract: A memory array comprises a vertical stack comprising alternating insulative tiers and wordline tiers. The wordline tiers comprise gate regions of individual memory cells. The gate regions individually comprise part of a wordline in individual of the wordline tiers. Channel material extends elevationally through the insulative tiers and the wordline tiers. The individual memory cells comprise a memory structure laterally between the gate region and the channel material. Individual of the wordlines comprise laterally-outer longitudinal-edge portions and a respective laterally-inner portion laterally adjacent individual of the laterally-outer longitudinal-edge portions. The individual laterally-outer longitudinal-edge portions project upwardly and downwardly relative to its laterally-adjacent laterally-inner portion. Methods are disclosed.
-
公开(公告)号:US10446578B1
公开(公告)日:2019-10-15
申请号:US16111584
申请日:2018-08-24
Applicant: Micron Technology, Inc.
Inventor: Collin Howder , Justin B. Dorhout , Anish A. Khandekar , Mark W. Kiehlbauch , Nancy M. Lomeli
IPC: H01L27/11582 , H01L27/11521 , H01L27/11556 , H01L21/02 , H01L27/11568 , H01L21/28
Abstract: A method used in forming an array of elevationally-extending strings of memory cells comprises forming a lower stack comprising vertically-alternating insulative tiers and wordline tiers. Lower channel openings are in the lower stack. A bridge is epitaxially grown that covers individual of the lower channel openings. A lower void space is beneath individual of the bridges in the individual lower channel openings. An upper stack is formed above the lower stack. The upper stack comprises vertically-alternating insulative tiers and wordline tiers. Upper channel openings are formed into the upper stack to the individual bridges to form interconnected channel openings individually comprising one of the individual lower channel openings and individual of the upper channel openings. The interconnected channel openings individually have one of the individual bridges there-across. The individual bridges are penetrated through to uncover individual of the lower void spaces. Transistor channel material is formed in an upper portion of the interconnected channel openings elevationally along the vertically-alternating tiers in the upper stack.
-
公开(公告)号:US20190198526A1
公开(公告)日:2019-06-27
申请号:US16272547
申请日:2019-02-11
Applicant: Micron Technology, Inc.
Inventor: Collin Howder , Ryan M. Meyer , Chet E. Carter
IPC: H01L27/11582 , H01L23/532 , H01L21/02 , H01L21/3205 , H01L21/768 , H01L27/11524 , H01L23/522 , H01L27/1157 , H01L27/11556
CPC classification number: H01L27/11582 , H01L21/02164 , H01L21/02238 , H01L21/32055 , H01L21/32105 , H01L21/76834 , H01L21/76877 , H01L23/5226 , H01L23/53271 , H01L23/5329 , H01L27/11524 , H01L27/11556 , H01L27/11565 , H01L27/1157
Abstract: A method of forming an array of elevationally-extending strings of memory cells comprises forming conductively-doped semiconductor material directly above and electrically coupled to metal material. A stack comprising vertically-alternating insulative tiers and wordline tiers is formed directly above the conductively-doped semiconductor material. Horizontally-elongated trenches are formed through the stack to the conductively-doped semiconductor material. The conductively-doped semiconductor material is oxidized through the trenches to form an oxide therefrom that is directly above the metal material. Transistor channel material is provided to extend elevationally along the alternating tiers. The wordline tiers are provided to comprise control-gate material having terminal ends corresponding to control-gate regions of individual memory cells. Charge-storage material is between the transistor channel material and the control-gate regions. Insulative charge-passage material is between the transistor channel material and the charge-storage material. A charge-blocking region is between the charge-storage material and individual of the control-gate regions.
-
公开(公告)号:US20190198520A1
公开(公告)日:2019-06-27
申请号:US15948639
申请日:2018-04-09
Applicant: Micron Technology, Inc.
Inventor: Changhan Kim , Chet E. Carter , Cole Smith , Collin Howder , Richard J. Hill , Jie Li
IPC: H01L27/11582 , H01L29/10 , H01L23/528 , H01L27/11568 , H01L29/51 , H01L29/49 , H01L21/311 , H01L21/02 , H01L21/28 , H01L27/11521 , H01L27/11556 , H01L29/788 , H01L29/792 , H01L29/66
CPC classification number: H01L27/11582 , H01L21/0214 , H01L21/02164 , H01L21/0217 , H01L21/0223 , H01L21/02255 , H01L21/02636 , H01L21/28273 , H01L21/28282 , H01L21/31111 , H01L23/528 , H01L27/11521 , H01L27/11556 , H01L27/11568 , H01L29/1037 , H01L29/4991 , H01L29/513 , H01L29/518 , H01L29/66825 , H01L29/66833 , H01L29/7883 , H01L29/7889 , H01L29/7926
Abstract: Some embodiments include a method of forming an assembly (e.g., a memory array). A first opening is formed through a stack of alternating first and second levels. The first levels contain silicon nitride, and the second levels contain silicon dioxide. Some of the silicon dioxide of the second levels is replaced with memory cell structures. The memory cell structures include charge-storage regions adjacent charge-blocking regions. Tunneling material is formed within the first opening, and channel material is formed adjacent the tunneling material. A second opening is formed through the stack. The second opening extends through remaining portions of the silicon dioxide, and through the silicon nitride. The remaining portions of the silicon dioxide are removed to form cavities. Conductive regions are formed within the cavities. The silicon nitride is removed to form voids between the conductive regions. Some embodiments include memory arrays.
-
-
-
-
-
-
-