Trenched MOSFETS with part of the device formed on a (110) crystal plane
    1.
    发明申请
    Trenched MOSFETS with part of the device formed on a (110) crystal plane 审中-公开
    沟槽MOSFETs与器件的一部分形成在(110)晶体平面上

    公开(公告)号:US20060108635A1

    公开(公告)日:2006-05-25

    申请号:US10996561

    申请日:2004-11-23

    IPC分类号: H01L31/113

    摘要: This invention discloses an improved MOSFET devices manufactured with a trenched gate by forming part of the trench on a (110) crystal orientation of a semiconductor substrate. The trench is covering with a dielectric oxide layer along the sidewalls and the bottom surface or the termination of the trench formed along different crystal orientations of the semiconductor substrate. Special manufacturing processes such as oxide annealing process, special mask or SOG processes are implemented to overcome the limitations of the non-uniform dielectric layer growth.

    摘要翻译: 本发明公开了一种通过在半导体衬底的(110)晶体取向上形成沟槽的一部分而制造的具有沟槽栅极的改进的MOSFET器件。 沟槽沿着沿着半导体衬底的不同晶体取向形成的沟槽的侧壁和底表面或沟槽的终端覆盖电介质氧化物层。 实施诸如氧化物退火工艺,特殊掩模或SOG工艺的特殊制造工艺以克服非均匀介电层生长的限制。

    Trenched mosfets with part of the device formed on a (110) crystal plane
    3.
    发明申请
    Trenched mosfets with part of the device formed on a (110) crystal plane 审中-公开
    在110平面上形成有部分器件的沟槽式mosfet

    公开(公告)号:US20110042724A1

    公开(公告)日:2011-02-24

    申请号:US11634031

    申请日:2009-04-20

    IPC分类号: H01L29/78 H01L21/336

    摘要: This invention discloses an improved MOSFET devices manufactured with a trenched gate by forming the sidewalls of the trench on a (110) crystal orientation of a semiconductor substrate. The trench is covering with a dielectric oxide layer along the sidewalls and the bottom surface or the termination of the trench formed along different crystal orientations of the semiconductor substrate. Special manufacturing processes such as oxide annealing process, special mask or SOG processes are implemented to overcome the limitations of the non-uniform dielectric layer growth.

    摘要翻译: 本发明公开了通过在半导体衬底的(110)晶体取向上形成沟槽的侧壁而制造的具有沟槽栅极的改进的MOSFET器件。 沟槽沿着沿着半导体衬底的不同晶体取向形成的沟槽的侧壁和底表面或沟槽的终端覆盖电介质氧化物层。 实施诸如氧化物退火工艺,特殊掩模或SOG工艺的特殊制造工艺以克服非均匀介电层生长的限制。

    Shallow source MOSFET
    4.
    发明授权
    Shallow source MOSFET 有权
    浅源MOSFET

    公开(公告)号:US07667264B2

    公开(公告)日:2010-02-23

    申请号:US10952231

    申请日:2004-09-27

    IPC分类号: H01L29/94

    摘要: A semiconductor device comprises a drain, a body in contact with the drain, the body having a body top surface, a source embedded in the body, extending downward from the body top surface into the body, a trench extending through the source and the body to the drain, and a gate disposed in the trench, having a gate top surface that extends substantially above the body top surface. A method of fabricating a semiconductor device comprises forming a hard mask on a substrate having a top substrate surface, forming a trench in the substrate, through the hard mask, depositing gate material in the trench, where the amount of gate material deposited in the trench extends beyond the top substrate surface, and removing the hard mask to leave a gate structure that extends substantially above the top substrate surface.

    摘要翻译: 半导体器件包括漏极,与漏极接触的主体,主体具有主体顶表面,嵌入在主体中的源,从主体顶表面向下延伸到主体中,延伸穿过源和主体的沟槽 并且设置在沟槽中的门具有大致在主体顶表面上方延伸的门顶表面。 一种制造半导体器件的方法包括在具有顶部衬底表面的衬底上形成硬掩模,在衬底中形成通过硬掩模的沟槽,在沟槽中沉积栅极材料,其中沉积在沟槽中的栅极材料的量 延伸超过顶部衬底表面,并且去除硬掩模以留下基本上在顶部衬底表面上方延伸的栅极结构。

    Device structure and manufacturing method using HDP deposited using deposited source-body implant block
    5.
    发明授权
    Device structure and manufacturing method using HDP deposited using deposited source-body implant block 有权
    使用沉积源体植入块沉积的HDP的装置结构和制造方法

    公开(公告)号:US08372708B2

    公开(公告)日:2013-02-12

    申请号:US13200869

    申请日:2011-10-04

    IPC分类号: H01L21/8238 H01L21/425

    摘要: This invention discloses a semiconductor power device. The trenched semiconductor power device includes a trenched gate, opened from a top surface of a semiconductor substrate, surrounded by a source region encompassed in a body region near the top surface above a drain region disposed on a bottom surface of a substrate. The semiconductor power device further includes an implanting-ion block disposed above the top surface on a mesa area next to the body region having a thickness substantially larger than 0.3 micron for blocking body implanting ions and source ions from entering into the substrate under the mesa area whereby masks for manufacturing the semiconductor power device can be reduced.

    摘要翻译: 本发明公开了一种半导体功率器件。 沟槽半导体功率器件包括从半导体衬底的顶表面开口的沟槽栅极,被包围在设置在衬底底表面上的漏区以上的顶表面附近的体区中的源极区围绕。 所述半导体功率器件还包括植入离子块,所述植入离子块设置在所述身体区域旁边的台面区域的上表面上,所述植入离子块具有基本上大于0.3微米的厚度,用于阻挡体注入离子和源离子进入台面区域 从而可以减少用于制造半导体功率器件的掩模。

    DIRECT CONTACT IN TRENCH WITH THREE-MASK SHIELD GATE PROCESS
    6.
    发明申请
    DIRECT CONTACT IN TRENCH WITH THREE-MASK SHIELD GATE PROCESS 有权
    直接与三层屏蔽门过程接触

    公开(公告)号:US20120098059A1

    公开(公告)日:2012-04-26

    申请号:US13343666

    申请日:2012-01-04

    IPC分类号: H01L21/28 H01L29/78

    摘要: A semiconductor substrate may be etched to form trenches with three different widths. A first conductive material is formed at the bottom of the trenches. A second conductive material separated by an insulator is formed over the first conductive material. A first insulator layer is formed on the trenches. A body layer is formed in the substrate. A source is formed in the body layer. A second insulator layer is formed on the trenches and source. Source and gate contacts are formed through the second insulator layer. Source and gate metal are formed on the second insulator layer. This abstract is provided to comply with rules requiring an abstract that will allow a searcher or other reader to quickly ascertain the subject matter of the technical disclosure. It is submitted with the understanding that it will not be used to interpret or limit the scope or meaning of the claims.

    摘要翻译: 可以蚀刻半导体衬底以形成具有三个不同宽度的沟槽。 第一导电材料形成在沟槽的底部。 在第一导电材料上方形成由绝缘体隔开的第二导电材料。 在沟槽上形成第一绝缘体层。 在衬底中形成体层。 源体形成在体层中。 在沟槽和源极上形成第二绝缘体层。 源极和栅极触点通过第二绝缘体层形成。 在第二绝缘体层上形成源极和栅极金属。 提供该摘要以符合要求抽象的规则,允许搜索者或其他读者快速确定技术公开内容的主题。 提交它的理解是,它不会用于解释或限制权利要求的范围或含义。

    Shallow source MOSFET
    7.
    发明授权
    Shallow source MOSFET 有权
    浅源MOSFET

    公开(公告)号:US07875541B2

    公开(公告)日:2011-01-25

    申请号:US12655162

    申请日:2009-12-22

    IPC分类号: H01L21/3205

    摘要: Fabricating a semiconductor device includes forming a hard mask on a substrate having a top substrate surface, forming a trench in the substrate through the hard mask, depositing gate material in the trench, where the amount of gate material deposited in the trench extends beyond the top substrate surface, and removing the hard mask to leave a gate having a gate top surface that extends substantially above the top substrate surface at least in center region of the trench opening, the gate having a vertical edge that includes an extended portion, the extended portion extending above the trench opening and being substantially aligned with the trench wall. It further includes implanting a body, implanting a plurality of source regions embedded in the body, forming a plurality of spacers that insulate the source regions from the gate, the plurality of spacers being situated immediately adjacent to the gate and immediately adjacent to respective ones of the plurality of source regions, wherein the plurality of spacers do not substantially extend into the trench and do not substantially extend over the trench, disposing a dielectric layer over the source, the spacers, the gate, and at least a portion of the body, forming a contact opening, and disposing metal to form a contact with the body at the contact opening.

    摘要翻译: 制造半导体器件包括在具有顶部衬底表面的衬底上形成硬掩模,在衬底中通过硬掩模形成沟槽,在沟槽中沉积栅极材料,其中沉积在沟槽中的栅极材料的量延伸超过顶部 并且去除硬掩模以离开具有栅极顶表面的栅极,该栅极顶表面至少在沟槽开口的中心区域基本上在顶部衬底表面上方延伸,栅极具有包括延伸​​部分的垂直边缘,延伸部分 延伸到沟槽开口之上并与沟槽壁基本对齐。 它还包括植入物体,植入嵌入在体内的多个源区,形成多个间隔物,使得源极区域与栅极绝缘,多个间隔物紧邻栅极并且紧邻栅极 所述多个源极区域,其中所述多个间隔物基本上不延伸到所述沟槽中并且基本上不延伸穿过所述沟槽,在所述源极,所述间隔物,所述栅极以及所述主体的至少一部分之上设置介电层, 形成接触开口,并且在接触开口处设置金属以与身体形成接触。

    Direct contact in trench with three-mask shield gate process
    10.
    发明授权
    Direct contact in trench with three-mask shield gate process 有权
    直接接触沟槽与三屏蔽屏蔽门工艺

    公开(公告)号:US08847306B2

    公开(公告)日:2014-09-30

    申请号:US13343666

    申请日:2012-01-04

    摘要: A semiconductor substrate may be etched to form trenches with three different widths. A first conductive material is formed at the bottom of the trenches. A second conductive material separated by an insulator is formed over the first conductive material. A first insulator layer is formed on the trenches. A body layer is formed in the substrate. A source is formed in the body layer. A second insulator layer is formed on the trenches and source. Source and gate contacts are formed through the second insulator layer. Source and gate metal are formed on the second insulator layer. This abstract is provided to comply with rules requiring an abstract that will allow a searcher or other reader to quickly ascertain the subject matter of the technical disclosure. It is submitted with the understanding that it will not be used to interpret or limit the scope or meaning of the claims.

    摘要翻译: 可以蚀刻半导体衬底以形成具有三个不同宽度的沟槽。 第一导电材料形成在沟槽的底部。 在第一导电材料上方形成由绝缘体隔开的第二导电材料。 在沟槽上形成第一绝缘体层。 在衬底中形成体层。 源体形成在体层中。 在沟槽和源极上形成第二绝缘体层。 源极和栅极触点通过第二绝缘体层形成。 源极和栅极金属形成在第二绝缘体层上。 提供该摘要以符合要求抽象的规则,允许搜索者或其他读者快速确定技术公开内容的主题。 提交它的理解是,它不会用于解释或限制权利要求的范围或含义。